A novel parallel processing element architecture for accelerating ODE and AI

Yang, K., Liu, L., Liu, H. et al. (1 more author) (2025) A novel parallel processing element architecture for accelerating ODE and AI. Tsinghua Science and Technology, 30 (5). pp. 1954-1964. ISSN: 1007-0214

Abstract

Metadata

Item Type: Article
Authors/Creators:
  • Yang, K.
  • Liu, L.
  • Liu, H.
  • Deng, T.
Copyright, Publisher and Additional Information:

© 2025 The Authors. This is an Open Access article distributed under the terms of the Creative Commons Attribution Licence (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Keywords: Power demand; AI accelerators; Computer architecture; Throughput; Systolic arrays; computational efficiency; Table lookup; Sparse matrices; Resource management; Low latency communication
Dates:
  • Published (online): 29 April 2025
  • Published: October 2025
Institution: The University of Sheffield
Academic Units: The University of Sheffield > Faculty of Engineering (Sheffield) > Department of Electronic and Electrical Engineering (Sheffield)
Date Deposited: 13 Nov 2025 14:35
Last Modified: 13 Nov 2025 14:35
Published Version: https://doi.org/10.26599/tst.2024.9010090
Status: Published
Publisher: Tsinghua University Press
Refereed: Yes
Identification Number: 10.26599/tst.2024.9010090
Related URLs:
Sustainable Development Goals:
  • Sustainable Development Goals: Goal 7: Affordable and Clean Energy
Open Archives Initiative ID (OAI ID):

Export

Statistics