A methodology pruning the search space of six compiler transformations by addressing them together as one problem and by exploiting the hardware architecture details

Kelefouras, V (2017) A methodology pruning the search space of six compiler transformations by addressing them together as one problem and by exploiting the hardware architecture details. Computing, 99 (9). pp. 865-888. ISSN 0010-485X

Abstract

Metadata

Authors/Creators:
  • Kelefouras, V
Copyright, Publisher and Additional Information: © 2017, Springer-Verlag Wien. This is an author produced version of a paper published in Computing. Uploaded in accordance with the publisher's self-archiving policy.
Keywords: Loop unroll; Loop tiling; Scalar replacement; Register allocation; Data reuse; Cache; Loop transformations; Iterative compilation
Dates:
  • Accepted: 22 December 2016
  • Published (online): 9 January 2017
  • Published: September 2017
Institution: The University of Leeds
Academic Units: The University of Leeds > Faculty of Engineering & Physical Sciences (Leeds) > School of Computing (Leeds)
Depositing User: Symplectic Publications
Date Deposited: 03 Mar 2017 11:12
Last Modified: 05 Jul 2018 14:35
Status: Published
Publisher: Springer
Identification Number: https://doi.org/10.1007/s00607-016-0535-4

Export

Statistics