

This is a repository copy of An ultralow power 3-terminal memory device with write capability in the off-state.

White Rose Research Online URL for this paper: http://eprints.whiterose.ac.uk/146099/

Version: Accepted Version

## **Proceedings Paper:**

Song, X., Kumar, A. and De Souza, M.M. orcid.org/0000-0002-7804-7154 (2019) An ultralow power 3-terminal memory device with write capability in the off-state. In: Proceedings of the 3rd Electron Devices Technology and Manufacturing Conference. 3rd Electron Devices Technology and Manufacturing Conference, 13-15 Mar 2019, Singapore, Singapore. IEEE . ISBN 9781538665084

https://doi.org/10.1109/EDTM.2019.8731277

© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other users, including reprinting/ republishing this material for advertising or promotional purposes, creating new collective works for resale or redistribution to servers or lists, or reuse of any copyrighted components of this work in other works. Reproduced in accordance with the publisher's self-archiving policy.

## Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

## Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



# An ultra-low power 3-terminal memory device with write capability in the off-state

Xiaoyao Song, Ashwani Kumar, and Maria Merlyne De Souza<sup>1</sup>

<sup>1</sup> EEE Department, University of Sheffield, Sheffield, UK, \*email: <u>m.desouza@sheffield.ac.uk</u>

## Abstract

In this work, we demonstrated a room temperature fabricated  $ZnO/Ta_2O_5$  transistor for low power compute-in-memory application. By writing during the off-state, the device programmed for compute-in-memory shows power consumption in nW. By using variable pulse amplitudes for SET/RESET allows control of the on/off ratio of resistance states without affecting power consumption. Benchmarked against other ReRAMs the device shows a competitive 8 nJ per transition, which allows a reduction of power consumption in comparison to a filamentary device. (Keywords: Tantalum oxide, zinc oxide, oxygen vacancies, memory TFTs and compute-in-memory)

#### Introduction

Extremely low current consumption, switching speed of 10-100 nanoseconds and compatibility with CMOS have made ReRAM the default technology of choice for compute-inmemory and neuromorphic applications. However, ReRAMs rely on filamentary processes that face challenges of variability at extreme scaling and require write voltages  $(V_{write})$  that are difficult to reliably scale at < 0.3V. As the on-state of the device typically has low resistance (~100  $\Omega$ ), this results in a high current  $I_{write}$  (~ $\mu A - mA$ ) and high power consumption in  $\mu W - mW$ , although exceptions are reported in [1]. Moreover, since the ReRAMs are a type of two terminal device, the reading and the writing of the device cannot be performed simultaneously. This motivates the search for new physical mechanisms to address the gap between current computing performance and the ultimate efficiency of the human brain [2].

This paper presents a radically different concept in memory for SET/RESET, while the device is off. This is made possible by decoupling the programming within the gate from the conduction path in the channel of a 3 terminal synaptic device, allowing the device to perform reading and writing simultaneously. Our channel acts merely as a sensor of the state written in the gate insulator. We demonstrate compute-in-memory and estimate the scaling potential and applications of this concept.

## Methodology

## A. Device Fabrication and characterization

Our device is a Solid Electrolyte FET (SE-FET) ( $W \times L = 100 \ \mu m \times 1.5 \ \mu m$ ) fabricated via RF sputtering at room temperature and fully compatible with BEOL processing [3]. A conducting Indium Tin Oxide (ITO, 20  $\Omega$ /square) is used

as gate metal. 275 and 350 nm of tantalum oxide  $(Ta_2O_5)$ with  $\varepsilon \approx 20.8$  acts as bottom gatethe insulator, over which 40 nm of ZnO is sputtered as channel. 100 ×  $a a a 200 \mu m^2$  Al contacts are thermally evaporated on ZnO. Electrical characterization is undertaken using Keysight B2902A.

Fig. 1 (a) highlights the principle of operation of our SE-FET in comparison to a conventional Resistive Switch (RS), consisting of 2-terminals separated by  $\sim 10nm$  thick oxygen vacancy rich dielectric material. The resistance state of the ReRAM relies on filamentary processes, as shown in Fig. 1 (a). The writing stage of the device is usually done via application of a high voltage on the device to drive the vacancies to form the filament (or to eliminate the existing one) between the cathode and anode. During the reading stage, a relatively small voltage  $(V_{read})$  is applied across its two terminals to check the current state of the device. The reading voltages tend to be small(<0.1V) and non-volatile flip-flops can help scale  $V_{read}$  to  $V_T$  or even sub- $V_T$  levels [4]. However, the write energy is usually technologydependent and more challenging to scale due to variability and reliability with the size of the conductive filament [5].

Fig. 1 (b) highlights our new concept of the SE-FET, where read and write occur across two separate terminals, Drain-Source and Gate-Source, respectively, of the transistor. The O<sub>2</sub> vacancies rich Ta<sub>2</sub>O<sub>5</sub> layer is deposited using room temperature RF sputtering. Once a positive  $V_{GS}$  is applied on the gate, the negatively charged O<sub>2</sub> vacancies accumulate at the Ta<sub>2</sub>O<sub>5</sub>/ZnO interface attracting electrons in the ZnO channel, leading to an improved channel conductivity. This change in channel conductivity tends to be maintained in a similar way as a ReRAM. During the writing stage, the drain and source of the device are grounded, the device functions as a two terminal device where the current flows across the gate oxide. Due to the thick gate dielectric, despite a large  $V_{GS}$  required during writing,  $I_{write}$  remains limited by the low gate leakage current  $I_{GS}$  in nA, thereby facilitating orders of magnitude reduction in power consumption. During the reading stage, the drain source of the device functions as in a ReRAM whereby a small  $V_{DS}$  is applied across the channel to read the resistance state of the device.

#### Results

The transfer characteristics under dynamic gate bias sweep in Fig. 2 (a) show a memory window (counter-clockwise hysteresis), whose width becomes wider for thicker gate oxide. Moreover, the device with gate oxide thickness of 275 nm exhibits a sub-60 mV/dec switching during the backward sweep, arising from an abrupt depletion of the accumulated oxygen ions during the reverse sweep [6]. Fig. 2 (c) shows measured  $I_{DS}$  arising from a series of bias pulses  $V_{GS}$  in Fig. 2 (b) at  $V_{DS} = 0.1 V$ . Red circles in Fig. 2 (c) indicate points in time when  $V_{GS} = 0$ . The polarity of  $V_{GS}$  defines the low/high resistance states, (LRS/HRS),

corresponding to accumulation/depletion of O<sub>2</sub> vacancies at the interface, as illustrated in the insets in Fig. 2 (b). The device is operated between two terminals  $V_G$  and  $V_B$  (=  $V_D$  =  $V_S$ ) during write and  $V_{DS} = 0.1 V$  with  $V_{GS} = 0$  during read, (Fig. 2 (d)), as implemented via alternating pulses shown in Fig. 3 (a). Fig. 3 (b) shows the resultant measured  $I_{DS}$  for  $T_{ox} = 275 \text{ nm}$ , L=1.5  $\mu m$  during read, revealing distinct LRS and HRS states, separated by at least 3 orders of magnitude. A higher resistance of  $\sim 1 M\Omega$  in LRS keeps the drain current low, thereby reducing the power consumption during the read stage. The inset shows the maximum and minimum of each state in these unoptimized devices that vary by less than an order in magnitude. Moreover, the standard deviation of HRS (0.3 of an order) remains higher than for LRS (0.06 order), as expected, due to the higher impact of noise on the HRS. Fig. 3 (c) shows the gate current characteristics vs. time, whose magnitude remains limited to 10 nA, establishing that the maximum power consumption during write is less than 50 nW for  $V_{GS} = 5 V$ .

#### B. Logic operations

Similar to a bipolar or complimentary resistance switch (BRS or CRS) [7], an example of the SE-FET as a finite-statemachine is depicted in Fig.2 (d). Application of  $V_G$  or  $V_B = 1$  or 0 shifts the device from LRS to HRS and vice-versa, whereas S = 0 or 1 represents whether the device is in HRS or LRS. Fig.3 (d) shows the truth table corresponding to the state diagram, where the previous state of the device serves as an additional input for determining the following state. From the truth table, the equation of state is

$$S = S \cdot V_G + S \cdot V'_B + V_G \cdot V'_B \tag{1}$$

Where the operators  $\cdot$ , +, and ' refer to AND, OR, and NOT logic, respectively. 14 out of a possible 16 logical functions of two inputs can be performed on a single device, while the remaining two functions, namely XOR and XNOR require an additional device [7]. A single device can be used to perform logic involving two or multiple inputs provided their operation can be broken down into a series of steps, in accordance with Eq. (1). Fig.4 (a) highlights an example of the two steps required to realise material implication or IMP operation (if A then B), A' + B, which is an important operation to complete a logic set when combined with RESET [8]. In Step 1, S=1, while in Step 2, inputs A and B are applied to  $V_B$  and  $V_G$  with all possible outcomes summarized in the truth table. Fig.4 (b) shows the sequence of  $V_{GS}$  pulses generated as per the inputs  $V_G$  and  $V_B$  indicated in each row of the truth table in Fig.4 (a). The measured  $I_{DS}$ are plotted in Fig.4 (c), for a device with  $T_{ox} = 275 nm$ , showing close agreement with the expected state in the last column in the truth table in Fig.4 (a) (shown by colour).

#### C. Benchmark

Table.1 summarises the characteristics of state-of-the-art devices in comparison with our experimental results measured at 250 ms of switching time with  $V_{GS} = 5V$ . MTJs demonstrate fastest switthe ching, but OxRAM also switches in ns with energy scaling in nJ. Summarising the

results of Table 1 alongside reported non-filamentary ReRAMs, there is evidence of a programming voltageswitching speed-current dilemma, especially with nonfilamentary ReRAMs operating in the time scale of seconds or even hours [9] as current levels are reduced in the quest towards truly neuromorphic systems [10]. Other nonfilamentary devices scaled x1000 reported in [11] for example have power consumption in  $\mu W$  range. In comparison, the current device operates with a common gate that extends over the entire chip and suffers due to 100%overlap capacitance with the source/drain pads and underlying gate oxide. Moreover, channel lengths are 1.5  $\mu$ m and above. Plotting our experimentally obtained switching time versus channel length in Fig.5 shows the lowest power consumption/unit area reported to date. However, the switching speed is poor. Hence, extrapolating to similar dimensions as contemporary ReRAMs based on measured data as a function of channel length, in Fig. 6, shows the potential of a switching speed of 150 ns, well within reach of a vertical cross-bar array using nanowires for this device.

Potential applications of the SEFET include spike sorting in neural (or brain-computer) interfaces, where limited communication bandwidth and energy budget prohibit the transmission of large volumes of neuronal data for sorting in real time. Our potentially flexible platform technology is ideally suited for hardware implementable spike recording and feature extraction, as it does not even require historical data storage, at speeds of a few 100 kHz. More recently, even volatile memory has been shown to serve this purpose [12].

#### Conclusion

A new concept for reducing power consumption is demonstrated in an ionic device with a non-filamentary mechanism by writing the device in the off-state. At least 3 orders of magnitude difference in the HRS and LRS states, with power consumption in nW despite large operating voltage is demonstrated with experimental examples of logic operation.

#### Acknowledgements

The devices were fabricated by Dr. P. B. Pillai. MMS acknowledges partial support from ENIAC project E2SG.

#### REFERENCES

[1] "Stanford Memory Trends." https://nano.stanford.edu/stanford-memory-trends. [2] E. J. Fuller et al., Adv. Mater., 29 (4), 1604310, 2017. [3] P. Balakrishna Pillai et al., ACS Appl. Mater. Interfaces, 9(2) 1609, 2017. [4] I. Kazi et al., IEEE Trans. Circuits Syst. I Regul. Pap., 61(11), 3155, 2014. [5] D. Ielmini, Semicond. Sci. Technol., 31(6), 1, 2016. [6] A. Kumar et al., ACS Appl. Mater. Interfaces, 10(23), 19812, 2018. [7] E. Linn et al., Nanotechnology, 23(30), 305205, 2012. J. Borghetti et al., Nature, 464(7290), 873, 2010. [9] I. Sugiyama et al., [8] APL Mater., 5(4), 046105, 2017. [10] J. Zhou et al., IEEE Electron Device Lett., 37(4), 404, 2016. [11] B. Govoreanu et al., 2016 IEEE Symposium on VLSI Technology 2016. [12] I. Gupta et al., IEEE Trans. Biomed. Circuits Syst., 12(2) 351, 2018. [13] T. Breuer et al., Adv. Electron. Mater., 1(10), 1500138, 2015. [14] T. Breuer et al., Sci. Rep., 6, 23967, 2016. [15] P. Huang et al., Adv. Mater., 28(44), 9758, 2016. [16] A. Jaiswal et al., Sci. Rep., 8(1), 1, 2018. [17] M. Jin, L et al., Nanotechnology, 29(38), 385203, 2018.





Fig. 1. Mechanism of read and write operations in (a) resistive switching (RS) and (b) the solid-electrolyte field effect transistor (SE-FET), demonstrating the possibility of low power consumption during writing.

Fig. 2. Measured (a)  $I_{DS} - V_{GS}$  under dynamic gate bias sweep of devices at two oxide thicknesses, (b) gate bias pulses applied to the device with a constant  $V_{DS} = 0.1 V$ , (c) drain current characteristics as a function of time, exhibiting two resistance states (HRS and LRS) as gate bias crosses zero, indicated by red circles. (d) The bias configurations and finite state diagram of the device, where a 1 for either  $V_G$  or  $V_B$  indicates an application of a positive bias, S=0 and 1 indicate the LRS and HRS.



Fig. 3. (a) The scheme of bias pulses for  $V_{GS}$  and  $V_{DS}$ , such that  $V_{DS}$  remains zero during write operation ( $V_{GS} \neq 0$ ) and vice versa, ensuring "write" and "read" operations occur exclusively to each other. (b) The resulting measured drain current during "read", indicating the presence of two resistance states (HRS and LRS) separated by three orders of magnitudes, with small variance (inset). (c) Measured gate current characteristics, establishing that power consumption remains limited to nW during "write", since no drain current is zero. (d) The truth table for describing the state transition.



Fig. 4. (a) Steps to perform the material implication (IMP) (if A then B) logic operation and corresponding truth table, (b) applied gate and drain bias pulses and (c) corresponding measured drain current for each of the steps indicated in (a). W×L=100×1.5  $\mu$ m<sup>2</sup>, Tox=275  $\mu$ m.

Table 1. Comparison of the Ta<sub>2</sub>O<sub>5</sub>/ZnO based SE-FET with state-of-the-art two-terminals devices reported to date. Despite a larger pulse-width, the measured power consumption during the transition is of the order of nW, owing to writing without turning the device ON in the SE-FET.

|                                                        |                  | -                         |                     |                   |                       |                               |
|--------------------------------------------------------|------------------|---------------------------|---------------------|-------------------|-----------------------|-------------------------------|
| Description<br>[Reference]                             | R <sub>LRS</sub> | $\frac{R_{HRS}}{R_{LRS}}$ | Switch-<br>ing Time | Pulse<br>Amp. (V) | Energy<br>Consumption | Approx. Power in a transition |
| HfO <sub>2</sub> complimentary RS (CRS) [11]           | 10-100 kΩ        | 3                         | 0.5 <i>µs</i>       | 1                 | 0.5 nJ                | 1 mW                          |
| Ta <sub>2</sub> O <sub>5</sub> CRS [12]                | $4 k\Omega$      | 2-3                       | 3 ms                | 2.4               | 3 μJ                  | $0.6 \ mW$                    |
| HfO <sub>x</sub> /AlO <sub>y</sub> RS [13]             | $1 k\Omega$      | 2                         | 100 ns              | 1.2/-1.8          | 0.324 nJ              | 3.24 mW                       |
| Magnetic Tunnel Junction [14]                          | $6.4 k\Omega$    | 0.5                       | 2 ns                | 0.8               | 0.067 pJ              | 33.5 μW                       |
| GeTe RS [15]                                           | 10 kΩ            | 3-4                       | 60 ns               | 1.2               | 498 pJ                | 8.3 mW                        |
| amorphous In-Zn-Sn-O RS [16]                           | 12 kΩ            | 2                         | 100 ns              | 3                 | 75 pJ                 | 0.75  mW                      |
| Al <sub>2</sub> O <sub>3</sub> /aSi RS [9]             | 3.6 GΩ           | 2                         | 10 ms               | 3.6               | 36 pJ                 | 3.6 nW                        |
| Nanohole graphene/HfO <sub>2</sub> RS[17]              | $1 k\Omega$      | 6                         | 100 ns              | 4                 | 1.6 nJ                | 16 mW                         |
| Ta <sub>2</sub> O <sub>5</sub> /ZnO SE-FET [This Work] | 1 <i>M</i> Ω     | 3                         | 250 ms              | 5                 | 8.1 nJ                | 32.4 nW                       |



Fig. 5. Benchmarking the power Fig. 6. Measured switching time consumption per unit device area vs. gate length *L*. The fit to data vs. switching time from the predicts 150 ns of switching experimental data reported in [1] time for L = 20 nm. and our current measurements.