

This is a repository copy of 7th international workshop on performance modeling, benchmarking and simulation of high performance computing systems (PMBS 2016).

White Rose Research Online URL for this paper: <a href="https://eprints.whiterose.ac.uk/135345/">https://eprints.whiterose.ac.uk/135345/</a>

Version: Accepted Version

#### Article:

Jarvis, Stephen A., Wright, Steven A. orcid.org/0000-0001-7133-8533 and Hammond, Simon D. (2017) 7th international workshop on performance modeling, benchmarking and simulation of high performance computing systems (PMBS 2016). Proceedings of PMBS 2016: 7th International Workshop on Performance Modeling, Benchmarking and Simulation of High Performance Computing Systems - Held in conjunction with SC 2016: The International Conference for High Performance Computing, Networking, St. 7836407. v-vi.

https://doi.org/10.1109/PMBS.2016.004

## Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

## **Takedown**

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



## Proceedings of

## PMBS 2016: 7th International Workshop on Performance Modeling, Benchmarking and Simulation of High Performance Computing Systems



Held in conjunction with

SC16: The International Conference for High Performance Computing, Networking, Storage and Analysis

Salt Lake City, Utah November 13-18, 2016







## Copyright © 2016 by The Institute of Electrical and Electronics Engineers, Inc.

## All rights reserved.

Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries may photocopy beyond the limits of US copyright law, for private use of patrons, those articles in this volume that carry a code at the bottom of the first page, provided that the per-copy fee indicated in the code is paid through the Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

Other copying, reprint, or republication requests should be addressed to: IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, P.O. Box 133, Piscataway, NJ 08855-1331.

The papers in this book comprise the proceedings of the meeting mentioned on the cover and title page. They reflect the authors' opinions and, in the interests of timely dissemination, are published as presented and without change. Their inclusion in this publication does not necessarily constitute endorsement by the editors, the IEEE Computer Society, or the Institute of Electrical and Electronics Engineers, Inc.

#### ISBN 978-1-5090-5218-9

## Additional copies may be ordered from:

IEEE Computer Society
Customer Service Center
10662 Los Vaqueros Circle
P.O. Box 3014
Los Alamitos, CA 90720-1314
Tel: + 1 800 272 6657
Fax: + 1 714 821 4641
http://computer.org/cspress
csbooks@computer.org

IEEE Service Center
445 Hoes Lane
P.O. Box 1331
Piscataway, NJ 08855-1331
Tel: + 1 732 981 0060
Fax: + 1 732 981 9667
<a href="http://shop.ieee.org/store/customer-service@ieee.org">http://shop.ieee.org/store/customer-service@ieee.org</a>

IEEE Computer Society
Asia/Pacific Office
Watanabe Bldg., 1-4-2
Minami-Aoyama
Minato-ku, Tokyo 107-0062
JAPAN
Tel: +81 3 3408 3118
Fax: +81 3 3408 3553
tokyo.ofc@computer.org

Individual paper REPRINTS may be ordered at: <reprints@computer.org>

## Contents

#### Article 1

### HPC Benchmarking: Problem Size Matters

Vladimir Marjanović, José Gracia, Colin W. Glass High Performance Computing Center Stuttgart, University of Stuttgart

#### Article 2

## An Evaluation of Network Architectures for Next Generation Supercomputers

Dong Chen, Philip Heidelberger, Craig Stunkel, Yutaka Sugawara IBM Thomas J. Watson Research Center, Yorktown Heights, NY Cyriel Minkenberg, German Rodriguez Rockley Photonics, Switzerland
Bogdan Prisacari
ETH Zürich, Switzerland

#### Article 3

## A Performance Model for Allocating the Parallelism in a Multigrid-in-Time Solver

Hormozd Gahvari, Veselin A. Dobrev, Robert D. Falgout, Tzanio V. Kolev, Jacob B. Schroder, Martin Schulz, Ulrike Meier Yang

Center for Applied Scientific Computing, Lawrence Livermore National Laboratory, Livermore, CA

#### Article 4

#### Data-driven Performance Modeling of Linear Solvers for Sparse Matrices

Jae-Seung Yeom, Jayaraman J. Thiagarajan, Abhinav Bhatele, Tzanio Kolev Center for Applied Scientific Computing, Lawrence Livermore National Laboratory, Livermore, CA Greg Bronevetsky Google, Inc., Mountain View, CA

#### Article 5

## Evaluating and Optimizing the NERSC Workload on Knights Landing

Taylor Barnes, Brandon Cook, Jack Deslippe, Douglas Doerfler, Brian Friesen, Yun (Helen) He, Thorsten Kurth, Tuomas Koskela, Mathieu Lobet, Tareq Malas, Leonid Oliker, Andrey Ovsyannikov, Abhinav Sarje, Jean-Luc Vay, Henri Vincenti, Samuel Williams

Lawrence Berkeley National Laboratory, Berkeley, CA

Pierre Carrier, Nathan Wichmann, Marcus Wagner

Cray Inc., Seattle, WA

Paul Kent

Oak Ridge National Laboratory, Oak Ridge, TN

Christopher Kerr, John Dennis

National Center for Atmospheric Research, Bolder, CO

#### Article 6

## Performance Analysis and Optimization of Clang's OpenMP 4.5 GPU Support

Matt Martineau, Simon McIntosh-Smith

University of Bristol, Bristol, UK

Carlo Bertolli, Arpith C. Jacob, Samuel F. Antao, Alexandre Eichenberger, Gheorghe-Teodor Bercea, Tong Chen, Tian Jin, Kevin O'Brien, Georgios Rokos,

Hyojin Sung, Zehra Sura

IBM Thomas J. Watson Research Center, Yorktown Heights, NY

#### Article 7

## Effective Use of Large High-Bandwidth Memory Caches in HPC Stencil Computation via Temporal Wave-Front Tiling

Charles Yount

Intel Corporation, Santa Clara, CA

Alejandro Duran

Intel Corporation Iberia, Spain

#### Article 8

## Static Cost Estimation for Data Layout Selection on GPUs

Yuhan Peng, Max Grossman, Vivek Sarkar

Department of Computer Science Rice University Houston, TX

#### Article 9

## Visual Data-Analytics of Large-Scale Parallel Discrete-Event Simulations

Caitlin Ross, Christopher D. Carothers

Computer Science Department Rensselaer Polytechnic Institute Troy, NY

Misbah Mubarak, Philip Carns, Robert Ross

Mathematics and Computer Science Division, Argonne National Laboratory, Lemont, IL

Jianping Kelvin Li, Kwan-Liu Ma

Computer Science Department University of California, Davis, CA

## Article 10

## Enabling Work Migration in CoMD to Study Dynamic Load Imbalance Solutions

Olga Pearce, David F. Richards

Lawrence Livermore National Laboratory, Livermore, CA

Hadia Ahmed

Department of Computer and Information Sciences, University of Alabama at Birmingham, AL

Rasmus W. Larsen

 $Department\ of\ Computer\ Science,\ University\ of\ Copenhagen,\ Denmark$ 

#### Article 11

## Reproducible Stencil Compiler Benchmarks Using PROVA!

Danilo Guerrera, Helmar Burkhart, Antonio Maffia

University of Basel, Switzerland

# 7<sup>th</sup> International Workshop on Performance Modeling, Benchmarking and Simulation of High Performance Computing Systems (PMBS 2016)

This volume contains the 11 full papers presented at the 7<sup>th</sup> International Workshop on Performance Modeling, Benchmarking and Simulation of High Performance Computing Systems (PMBS 2016), held as part of the 28<sup>th</sup> ACM/IEEE International Conference for High Performance Computing, Networking, Storage and Analysis (SC 2016) at the Salt Palace Convention Centre in Salt Lake City, Utah on 13-18 November 2016.

The SC conference series is the premier international forum for high-performance computing, networking, storage and analysis. The conference is unique in that it hosts a wide range of international participants from academia, national laboratories and industry, and featured over 350 exhibitors in the industry's largest HPC technology fair.

This year's conference was themed *HPC matters*, with a focus on the importance of HPC in a range of scientific endeavours. Today, HPC is being used in a variety of fields including epidemiology, engineering, nuclear research and meteorology. HPC is enabling us to predict the spread of diseases, optimize and verify the designs of car and aeroplane engines, simulate the conditions present at the big bang and provide ever more accurate predictions of future weather conditions. HPC has an influence on every aspect of modern life.

SC offers a vibrant technical program, which includes technical papers, tutorials in advanced areas, Birds of a Feather sessions (BoFs), panel debates, a doctoral showcase and a number of technical workshops in specialist areas (of which PMBS is one).

The focus of the PMBS 2016 workshop was comparing high-performance computing systems through performance modeling, benchmarking or the use of tools such as simulators. We were particularly interested in receiving research papers which reported the ability to measure and make trade-offs in hardware/software co-design to improve sustained application performance. We were also keen to capture the assessment of future systems, for example through work that ensured continued application scalability through peta- and exa-scale systems.

The aim of the PMBS 2016 workshop was to bring together researchers from industry, national laboratories and academia, who were concerned with the qualitative and quantitative evaluation and modeling of high-performance computing systems. Authors were invited to submit novel research in all areas of performance modeling, benchmarking and simulation, and we welcomed research that combined novel theory and practice. We also expressed an interest in submissions that included analysis of power consumption and reliability, and were receptive to performance modeling research that made use of analytical methods as well as those based on tracing tools and simulators.

Technical submissions were encouraged in areas including: performance modeling and analysis of applications and high-performance computing systems; novel techniques and tools for performance evaluation and prediction; advanced simulation techniques and tools; micro-benchmarking, application benchmarking and tracing; performance-driven code optimisation and scalability analysis; verification and validation of performance models; benchmarking and performance analysis of novel hardware; performance concerns in software/hardware co-design; tuning and auto-tuning of HPC applications and algorithms; benchmark suites and proxy apps; performance visualization; real-world case studies; studies of novel hardware such as Intel Xeon Phi coprocessor technology, NVIDIA Kepler GPUs and AMD Fusion APU.

## **PMBS 2016**

We received an excellent number of submissions for this year's workshop. As a result of this we were able to be very selective in those papers that were chosen; 11 full papers were accepted from a total of 49 submissions (22%). The resulting papers represent worldwide programs of research committed to understanding application and architecture performance to enable peta-scale computational science.

Contributors to the workshop included the University of Alabama at Birmingham, the University of Basel, the University of California at Davis, the University of Copenhagen, Cray Inc., Google, the IBM Thomas J. Watson Research Center, Intel Corporation, Lawrence Berkeley National Laboratory, Lawrence Livermore National Laboratory, Oak Ridge National Laboratory, Rice University, University of Stuttgart and ETH Zürich.

Marjanović et al. use multiple different datasets with HPCG and HPGMG to demonstrate the effect of problem size on building machine ranking lists. On the theme of benchmarking, Chen et al. evaluate multiple supercomputing interconnects and show how moving to more complex interconnects (such as the Dragonfly interconnect) may be more or less cost-effective for a variety of workloads.

Gahvari et al. discuss the use of an alternative approach to solving time-dependent problems by parallelising over time, in addition to space. They propose a performance model that solves the question of how much parallelism to allocate to the time domain versus the space domain. Similarly, Yeom et al. propose a performance model enabling users to identify the fastest preconditioner and solver for a given input matrix ahead of execution.

One emerging feature of modern HPC systems is the use of accelerator architectures such as GPUs and the Intel Xeon Phi. On this theme, Barnes et al. present an analysis of the NERSC workload on the new Intel Xeon Phi Knights Landing architecture. Their current analysis shows improved performance for memory bandwidth bound applications and more modest gains for other applications. Martineau et al. use an NVIDIA Kepler GPU to evaluate the performance of the Clang compiler's OpenMP 4.5 implementation. Our final accelerator evaluation paper, by Yount et al., demonstrates how to effectively use the high bandwidth memory (HBM) present on the new Xeon Phi architecture. Their implementation of a 3D stencil application shows a significant speed up on HBM when compared to standard DDR memory.

Yuhan Peng and colleagues also make significant use of GPUs in their work, proposing a performance model that can be used to evaluate a variety of data layouts and their effects on performance. Ross et al. build on their previous work on the ROSS simulator to provide visual data analytics for large-scale parallel discrete-event simulations.

In our penultimate paper, Pearce et al. develop the CoMD proxy application to investigate the use of work migration to improve load imbalance. The final paper presented at PMBS this year, by Guerrero et al., details the use of their PROVA! tool to evaluate a stencil benchmark. They also focus their attention on the issue of reproducibility — one of the major concerns of current HPC research.

## Acknowledgements

The SC conference series is sponsored by the IEEE Computer Society and the ACM (Association for Computing Machinery). We are extremely grateful for the support we received from the SC 2016 Steering Committee and from Ewe Deelman and Maciej Malawski, this year's SC Workshop Chair and Vice Chair.

The PMBS 2016 workshop was only possible thanks to significant input from AWE in the UK, and from Sandia National Laboratories and the Lawrence Livermore National Laboratory in the US. We acknowledge the support of the AWE Technical Outreach Programme (project CDK0724) and the Royal Society Industry Fellowship scheme (IF090020).

Stephen A. Jarvis Steven A. Wright Simon D. Hammond (on behalf of the PMBS 2016 Program Committee)

## **Program Committee**

## Workshop Chairs

Stephen Jarvis, University of Warwick, UK Steven Wright, University of Warwick, UK Simon Hammond, Sandia National Laboratories (NM), US

## Workshop Technical Program Committee

Reid Atcheson, Numerical Algorithms Group Ltd., UK

Pavan Balaji, Argonne National Laboratory, US

Prasanna Balaprakash, Argonne National Laboratory, US

David Beckingsale, Lawrence Livermore National Laboratory, US

Robert Bird, Sandia National Laboratories (NM), US

Cristopher Carothers, Rensselaer Polytechnic Institute, US

Patrick Carribault, CEA, France

Raphaël Couturier, L'université Bourgogne - Franche-Comté, France

Todd Gamblin, Lawrence Livermore National Laboratory, US

Wayne Gaudin, AWE Ltd., UK

Paddy Gillies, European Centre for Medium-Range Weather Forecasts, UK

Jeff Hammond, Intel Corporation, US

Andreas Hansson, ARM Ltd., UK

Andy Herdman, AWE Ltd., UK

Guido Juckeland, Technische Universität Dresden, Germany

Darren Kerbyson, Pacific Northwest National Laboratory, US

Michael Klemm, Intel Corporation, Germany

David Lecomber, Allinea Software Ltd., UK

Michael Lysaght, Irish Centre for High End Computing, Ireland

Andrew Mallinson, Intel Corporation, UK

Simon McIntosh-Smith, Bristol University, UK

Branden Moore, Sandia National Laboratores (NM), US

Gihan Mudalige, University of Warwick, UK

Elmar Peise, AICES, RWTH Aachen, Germany

John Pennycook, Intel Corporation, UK

Karthik Raman, Intel Corporation, US

Jose Cano Reyes, University of Edinburgh, UK

Yves Robert, ENS Lyon, France

Arun Rodrigues, Sandia National Laboratories (NM), US

Fabio Schifano, Università di Ferrara, Italy

Govind Sreekar Shenoy, University of Edinburgh, UK

Thomas Steinke, Zuse Institute Berlin, Germany

Christian Trott, Sandia National Laboratories (NM), US

Ash Vadgama, AWE Ltd., UK

Alejandro Valero, Universidad Politècnica de València, Spain

Yunquan Zhang, Chinese Academy of Sciences, China