

This is a repository copy of *On the Dynamic characteristics of Ferroelectric and Paraelectric FETs*.

White Rose Research Online URL for this paper: http://eprints.whiterose.ac.uk/129129/

Version: Accepted Version

# **Proceedings Paper:**

Kumar, A. orcid.org/0000-0002-8288-6401 and De Souza, M.M. (2018) On the Dynamic characteristics of Ferroelectric and Paraelectric FETs. In: 2018 IEEE Electron Devices Technology and Manufacturing Conference Proceedings of Technical Papers. 2018 IEEE Electron Devices Technology and Manufacturing Conference (EDTM), 13-16 Mar 2018, Kobe, Japan. IEEE Electron Devices Society , pp. 184-185. ISBN 978-1-5386-3711-1

https://doi.org/10.1109/EDTM.2018.8421493

## Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

## Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



## **On the Dynamic characteristics of Ferroelectric and Paraelectric FETs**

Ashwani Kumar and M. M. De Souza

EEE Department, University of Sheffield, Sheffield, UK, m.desouza@sheffield.ac.uk

#### Abstract

We derive the necessary conditions for a steep subthreshold switching of a Paraelectric FET with gate scan frequency. Despite an absence of a twovalley energy profile, paraelectric FETs can be represented by a series R-C circuit that exhibit sub-60 mV/dec switching under dynamic conditions during the reverse sweep of the gate bias.

(Keywords: Dynamic Behavior, Ferroelectric, Paraelectric, FET)

#### Introduction

Landau Switches, typically consisting of a gate dielectric with a ferroelectric material, have significant promise to meet scaling requirements of future technology nodes, due to their voltage amplification, that yields sub-60 mV/dec switching [1], [2]. The current work is motivated by observation of steep switching characteristics even in the absence of a ferroelectric, for example, by inserting a memristor switch in source or drain path of a transistor [3], or using electrolyte gating [4]. Here, we analyse the operation of ferroelectric (FE) and paraelectric (PE) FETs under the dynamic sweep of gate bias  $V_{GS}$ . We demonstrate that steep switching is possible despite the fact that the energy profile of a paraelectric material exhibits a single-valley landscape without a negative capacitance regime. This behaviour is explained in terms of an equivalent circuit model of a typical paraelectric, which can be interpreted as a series R-C circuit in its simplest form. A condition to achieve a body factor less than unity is derived in such FETs.

## **Dynamic Operation of Ferro & Para electric FETs** The free-energy profile of a typical ferroelectric (FE) or a paraelectric (PE) material is described as [5]

 $U = \alpha P^2 + \beta P^4 + \gamma P^6 - P \mathcal{E}$  (1) Here  $\alpha$ ,  $\beta$  and  $\gamma$  are material dependent constants,  $\mathcal{E}$  is the electric field, and *P* is the polarization. In a FE,  $\alpha < 0$ , whereas a PE material has  $\alpha > 0$ . As shown in Figs. 1 (a) and (b), the plots of *U* vs. *P* at electric field  $\mathcal{E} = 0$ , result in the widely reported single- and double- valley energy profiles for PE and FE materials respectively. However, in the presence of an electric field, the polarization of the material is shifted towards the minimum energy point, demonstrating distinctive characteristics in FE and PE materials respectively. Their dynamic behaviour under continuously varying  $\mathcal{E}$  is described by the LK equation as [6]

$$\rho \frac{dP}{dt} = -\frac{dU}{dP} = -2\alpha P - 4\beta P^3 - 6\gamma P^5 + \varepsilon \quad (2)$$

where  $\rho$  is a damping coefficient associated with the material, which controls the dynamic response. A plot of *P* vs.  $\mathcal{E}$  from Eq. (2) in the steady-state i.e. (dP/dt = 0) and under dynamic  $\mathcal{E}$ , is shown in Fig. 1 (c). Owing to the presence of a double-valley, FE

materials possess a negative-slope (dP/dE < 0) around the origin, which causes instability, settling into one of two residual polarisation states, marked by  $\pm P_R$  in Fig. 1 (c). In contrast, in a PE material, P = 0 at  $\mathcal{E}=0$ . This dissimilarity however, vanishes under a dynamic sweep, where both PE and FE show  $P \neq 0$  at  $\mathcal{E} = 0$ , giving rise to an anti-clockwise hysteresis. This is explained by a finite rate of change in *P* as determined by  $\rho$ , highlighted in Fig. 1 (c). The *U* vs. *P* displayed in Fig. 1 (d) further confirms the similarity of the two materials under dynamic operation Fig. 2 highlights the commonly described non-linear RC equivalent circuit of the two materials according to Eq. (2) [5]. In this case, R and C are given by

$$R = \rho t_{ox} \tag{3}$$

$$C(Q) = [t_{ox}(2\alpha + 4\beta Q^2 + 6\gamma Q^4)]^{-1}$$
(4)

However, an important distinction is that while in a PE, the non-linear capacitor, always remains positive, it can become negative for a FE in a certain range of operation, owing to  $\alpha < 0$  for this material. This implies that in a PE, negative capacitance originates from the delay of the response of the system to applied gate voltage at a specific scan rate, arising from the values of R and C. On the other hand, negative capacitance in a FE-FET is of physical origin and related to the ferroelectric domains.

To investigate the electrical properties of FE- and PE-FETs, their characteristic L-K equation is selfconsistently coupled to the semiconductor channel simulated via the Poisson equation as illustrated in Fig. 3. The parameters of the L-K equation listed in Table 1 are similar to as reported in [7].

The transfer characteristics of an FE-FET at different scan frequencies of gate bias are shown in Fig. 4 (a). Owing to the instability in the FE, steep switching is observed during both the forward and backward sweeps of gate bias. It has been explained in the literature by a sudden change in the polarization state of the FE that causes a change in the density of carriers in channel, are results in amplification [2]. In our simulated FE-FET, the capacitance introduced by the semiconductor channel is sufficient to stabilise the negative capacitance of the FE for the chosen parameters with negligible hysteresis [7], [8], at low scan frequency. In Fig. 4 (b), the variation of bias across the FE,  $V_{ox}$  vs.  $V_{GS}$  at low frequency shows that the slope  $dV_{ox}/dV_{GS}$  becomes less than zero during both directions of the sweep of  $V_{GS}$ , resulting in a body factor m < 1, as given by the equation in the inset of Fig. 4 (b). Fig. 4 (c) reveals a SS <60 mV/dec at low frequency in both the forward and backward directions of  $V_{GS}$ . With an increase in frequency, the delay introduced by the equivalent R-C circuit (Fig. 2) becomes significant, the width of the hysteresis in the transfer characteristics becomes larger. As a result the SS during the forward sweep degrades, increasing above  $60 \, mV/dec$  at a

frequency of ~3 *MHz*, while in the backward sweep, it remains as low as ~5 *mV/dec*. Employing a FE material to boost the SS does not always guarantee a sub-60 mV/dec operation. Since a ferroelectric affects the body factor the amplification depends upon the performance of the underlying MOSFET via the factor  $n (= d \log I_{DS} / d\Psi_s)$ . Moreover, the observed SS in FE-FETs can fluctuate owing to nonidealities such as multi-domain ferroelectricity, diverse polarization [9] or gate leakage [10].

Unlike a FE-FET, the transfer characteristics of a PE-FET, plotted in Fig. 5 (a), show no steep-switching at low scan frequency of  $V_{GS}$ , but the slope of the draincurrent becomes steeper during the backward sweep as the frequency is increased. Further investigation of the  $V_{ox}$  vs.  $V_{GS}$  in Fig. 5 (b) reveals that at low frequency, the slope  $dV_{ox}/dV_{GS}$  remains positive, resulting in m > 1. At higher frequency,  $dV_{ox}/dV_{GS}$  turns negative only in the backward sweep, leading to m < 1. Fig. 5 (c) indicates that the SS remains greater than 60 mV/dec at low frequency in both forward and backward directions of  $V_{GS}$  sweep, but become less than 60 mV/dec in the backward sweep at a frequency greater than 12 MHz(for this value of  $\rho$ ).

### Conclusion

Sub-60 mV/dec switching in the dynamic characteristics of paraelectric FETs is possible via the equivalent R-C circuit based on the LK equation during the backward scan of the gate bias. FE and PE-FETs have different ranges of frequency of operation (for the same value of  $\rho$ ) and this provides an additional handle for device optimisation beyond the dual energy landscape switches proposed to date.

#### Acknowledgments

We acknowledge partial support of ENIAC-JU grant E2SG.

#### References

- S. Khandelwal, J. P. Duarte, A. I. Khan, S. Salahuddin, and C. Hu, "Impact of parasitic capacitance and ferroelectric parameters on negative capacitance FinFET characteristics," IEEE Electron Device Lett., vol. 38, no. 1, pp. 142–144, 2017. DOI: 10.1109/LED.2016.2628349.
- [2] J. Zhou, G. Han, Q. Li, Y. Peng, X. Lu, C. Zhang, J. Zhang, Q.-Q. Sun, D. W. Zhang, and Y. Hao,

"Ferroelectric HfZrOx Ge and GeSn PMOSFETs with Sub-60 mV/decade Subthreshold Swing, Negligible Hysteresis, and Improved IDS," in 2016 IEEE International Electron Devices Meeting (IEDM), Dec. 2016, p. 12.2.1-12.2.4. DOI: 10.1109/IEDM.2016.7838401.

- [3] J. Song, J. Park, K. Moon, J. Woo, and S. Lim, "Monolithic Integration of AgTe / TiO 2 based Threshold Switching Device with TiN liner for Steep Slope Field-Effect Transistors," vol. 5, no. c, pp. 612–615, 2016.
- [4] A. Lu, J. Sun, J. Jiang, and Q. Wan, "Low-voltage transparent electric-double-layer ZnO-based thinfilm transistors for portable transparent electronics," Appl. Phys. Lett., vol. 96, no. 4, p. 43114, Jan. 2010. DOI: 10.1063/1.3294325.
- [5] A. I. Khan, K. Chatterjee, B. Wang, S. Drapcho, L. You, C. Serrao, S. R. Bakaul, R. Ramesh, and S. Salahuddin, "Negative capacitance in a ferroelectric capacitor.," Nat. Mater., vol. 14, no. 2, pp. 182–6, 2015. DOI: 10.1038/NMAT4148.
- [6] L. D. Landau and I. M. Khalatnikov, "On the anomalous absorption of sound near a second order phase transition point," in Dokl. Akad. Nauk SSSR, vol. 96, 1954, pp. 469–472.
- J. P. Duarte, S. Khandelwal, A. I. Khan, A. Sachid, Y. Lin, H. Chang, S. Salahuddin, and C. Hu, "Compact models of negative-capacitance FinFETs: Lumped and distributed charge models," in 2016 IEEE International Electron Devices Meeting (IEDM), Dec. 2016, vol. 5, no. 2, p. 30.5.1-30.5.4. DOI: 10.1109/IEDM.2016.7838514.
- [8] A. Rusu, A. Saeidi, and A. M. Ionescu, "Condition for the negative capacitance effect in metal– ferroelectric–insulator–semiconductor devices," Nanotechnology, vol. 27, no. 11, p. 115201, Mar. 2016. DOI: 10.1088/0957-4484/27/11/115201.
- [9] J. Jo and C. Shin, "Negative Capacitance Field Effect Transistor With Hysteresis-Free Sub-60mV/Decade Switching," IEEE Electron Device Lett., vol. 37, no. 3, pp. 245–248, Mar. 2016. DOI: 10.1109/LED.2016.2523681.
- [10] A. I. Khan, U. Radhakrishna, K. Chatterjee, S. Salahuddin, and D. A. Antoniadis, "Negative Capacitance Behavior in a Leaky Ferroelectric," IEEE Trans. Electron Devices, vol. 63, no. 11, pp. 4416–4422, 2016. DOI: 10.1109/TED.2016.2612656.



Fig. 1. Simulated energy profiles, U for (a) the ferroelectric (FE) and (b) paraelectric (PE) materials as a function of polarization, P at different electric fields. (c) Comparison of P vs. electric field for FE and PE in steady state and under the dynamic sweep of the electric field, and (d) corresponding U vs. P for FE and PE where the electric field changes as shown in (c). The parameters for simulations are summarized in Table 1.



Fig. 2. R-C circuit equivalent for the L- Fig. 3. The flow diagram showing K equation (Eq. (2)) for both the ferro- the self-consistent coupling of the and para- electric materials [5], here LK equation with the  $t_{ox}$  represents the thickness of the semiconductor channel for ferroelectric ( $\alpha < 0$ ) or paraelectric computing the drain current in FE- $(\alpha > 0)$  material. or PE- FETs.

Table 1. The L-K equation parameters, used in the simulations FE- and PE-FETs, similar to typical values in the literature [7].

$$\rho \frac{dP}{dt} = -2\alpha P - 4\beta P^3 - 6\gamma P^5 + \frac{V_{ox}}{t_{ox}}$$

| Parameters                            | Values                | Comment              |
|---------------------------------------|-----------------------|----------------------|
| α (cm/F)                              | $-3.2 \times 10^{11}$ | For ferroelectric    |
| α (cm/F)                              | $3.2 \times 10^{11}$  | For paraelectric     |
| $\beta (cm^5/FC^2)$                   | $6.8 \times 10^{23}$  | For FE and PE        |
| $\gamma (cm^9/FC^4)$                  | 0                     | For FE and PE        |
| $\rho \left( \Omega \cdot cm \right)$ | 3000                  | For FE and PE        |
| $t_{ox}(nm)$                          | 10                    | Dielectric thickness |



Fig. 4. (a) Transfer characteristics, (b) Voltage across the ferroelectric dielectric  $V_{ox}$  vs. the applied gate bias  $V_{GS}$  at different frequency of gate bias sweep. (c) SS vs. scan frequency in both directions of gate bias sweep for a ferroelectric FET (FE-FET). A sub-60 mV/dec switching is present at low frequency (where hysteresis virtually disappears). At higher frequency the width of the hysteresis increases and the switching becomes more gradual because of the delay introduced by the equivalent R-C circuit in Fig. 2 compared to the change in  $V_{GS}$ .



Fig. 5. (a) Transfer characteristics of a PE-FET with gate scan frequency (b) Voltage across the paraelectric dielectric  $V_{ox}$  vs. the applied gate bias  $V_{GS}$ , and (c) SS vs. frequency of gate bias sweep in forward and reverse directions for a PE-FET. No steep-switching at low frequency is present in either forward or backward direction of sweep. At a scan frequency > 15 *MHz*, the device shows a *SS* < 60 *mV/dec* in the backward sweep for chosen parameters.