

This is a repository copy of Impact of an underlying 2DEG on the performance of a pchannel MOSFET in GaN.

White Rose Research Online URL for this paper: <u>https://eprints.whiterose.ac.uk/201381/</u>

Version: Published Version

# Article:

Zhou, J. orcid.org/0000-0003-3578-2121, Do, H.-B. orcid.org/0000-0003-3274-5050 and De Souza, M.M. orcid.org/0000-0002-7804-7154 (2023) Impact of an underlying 2DEG on the performance of a p-channel MOSFET in GaN. ACS Applied Electronic Materials, 5 (6). pp. 3309-3315. ISSN 2637-6113

https://doi.org/10.1021/acsaelm.3c00350

# Reuse

This article is distributed under the terms of the Creative Commons Attribution (CC BY) licence. This licence allows you to distribute, remix, tweak, and build upon the work, even commercially, as long as you credit the authors for the original work. More information and the full terms of the licence here: https://creativecommons.org/licenses/

# Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



eprints@whiterose.ac.uk https://eprints.whiterose.ac.uk/

# ACS APPLIED ELECTRONIC MATERIALS

# Impact of an Underlying 2DEG on the Performance of a p-Channel MOSFET in GaN

Jinggui Zhou, Huy-Binh Do, and Maria Merlyne De Souza\*

Cite This: ACS Appl. Electron. Mater. 2023, 5, 3309-3315 **Read Online** ACCESS III Metrics & More Article Recommendations SI Supporting Information p-channel device n-channel device ABSTRACT: The influence of an underlying 2-dimensional G D electron gas (2DEG) on the performance of a normally off p-S type metal oxide semiconductor field effect transistor (MOSFET) p<sup>++</sup>GaN G p<sup>+</sup>GaN based on GaN/AlGaN/GaN double heterojunction is analyzed via simulations. By reducing the concentration of the 2DEG, a greater u-GaN trecess potential can be dropped across the GaN channel, resulting in **Negative graded AlGaN**  $t_{b,n} \Delta X_{b,n}$ enhanced electrostatic control. Therefore, to minimize the S D deleterious impact on the on-state performance, a composite Positive graded AIGaN  $t_{b,p} \Delta X_{b,p}$ graded back-to-back AlGaN barrier that enables a trade-off GaN buffer between n-channel devices and Enhancement-mode (E-mode) pchannel is investigated. In simulations, a scaled p-channel GaN Substrate device with  $L_{\rm G}$  = 200 nm,  $L_{\rm SD}$  = 600 nm achieves an  $I_{\rm ON}$  of 65 mA/ mm, an increase of 44.4% compared to a device with an AlGaN

barrier with fixed Al mole fraction,  $I_{ON}/I_{OFF}$  of ~10<sup>12</sup>, and  $|V_{th}|$  of | – 1.3 Vl. For the n-channel device, the back-to-back barrier overcomes the reduction of  $I_{ON}$  induced by the p-GaN gate resulting in an  $I_{ON}$  of 860 mA/mm, an increase of 19.7% compared with the counterpart with the conventional barrier with 0.5 V positive  $V_{th}$  shift.

KEYWORDS: 2DHG, E-mode, GaN, MOSFET, p-channel, n-channel, AlGaN, graded channel

## INTRODUCTION

Gallium nitride (GaN) power devices utilizing a twodimensional electron gas (2DEG) are promising in applications requiring high voltage, high speed, and low power consumption due to the superior wide-bandgap material properties in comparison with silicon.<sup>1–3</sup> The monolithic integration of a power device with its gate driver is required to suppress oscillations during high-frequency operation that can irrevocably damage the device.<sup>4</sup> GaN-based p-channel devices offer the possibility of on-chip complementary logic; however, owing to the low mobility, poor current density, and high resistivity of contacts, such devices are not yet in manufacture.

Several p-channel devices with polarization-induced twodimensional hole gas (2DHG) at the heterointerface have been reported.<sup>5–10</sup> Similar to a 2DEG, the 2DHG has characteristics of high density and temperature independence.<sup>11</sup> However, to achieve a GaN-based complementary metal-oxide-semiconductor (CMOS) technology, p-channel devices with high oncurrent, enhancement-mode (E-mode), and high on/off ratio are desired to be integrated with a related n-channel power device on the same platform.<sup>7,12–15</sup> Recently, due to the commercialization of E-mode p-GaN gate high electron mobility power transistors (HEMTs),<sup>1</sup> p-channel MOSFETs (pFETs) with the same p-GaN/AlGaN/GaN-based epitaxial structure have attracted great interest.<sup>16–19</sup> Among them, E- mode pFETs with  $(I_{\rm ON}/I_{\rm OFF})$  of 3 × 10<sup>8</sup> and a high threshold voltage  $(V_{\rm th})$  of | -2.2 V were demonstrated.<sup>19</sup> However, the improved on-current (I<sub>ON</sub>) of 18.5 mA/mm by 1.5 nm AlN spacer<sup>19</sup> is still much lower than that of a generic E-mode nchannel device.<sup>20</sup> Moreover, in a GaN/AlGaN/GaN-based architecture, an  $I_{ON}$  of 125 mA/mm was attained at  $V_{DS} = -20$ V for the p-FETs with Schottky gate structure,<sup>21</sup> but the limitation of leakage in a Schottky gate causes  $I_{ON}/I_{OFF} < 10^5$ . On the other hand, an ultrawide bandgap semiconductor AlN/ GaN/AlN-based platform shows potential to increase the current density by maximizing the polarization discontinu $ity^{22-24}$  and indicates excellent output power performance in mm-wave integrated circuits,<sup>25,26</sup> which makes it promising in RF and high-power application. A remarkable I<sub>ON</sub> of 428 mA/ mm was obtained in a pFET on this platform,  $^{24}$  with an  $I_{\rm ON}/$  $I_{\rm OFF}$  of 10<sup>2</sup> and  $V_{\rm th}$  of 4 V. Recently,  $I_{\rm ON}$  > 100 mA/mm and  $I_{\rm ON}/I_{\rm OFF} > 10^7$  were achieved by a self-aligned gate and FinFET architecture based on the p-GaN/u-GaN/AlGaN/

 Received:
 March 15, 2023

 Accepted:
 May 29, 2023

 Published:
 June 8, 2023







**Figure 1.** (a) Schematic of the benchmarked p-FET and n-FET from.<sup>13</sup> (b) Verification of the simulation models with experimental  $I_D - V_G$  characteristics<sup>13</sup> of p-FET and n-FET in Silvaco TCAD. Reprinted with permission from ref 13. Copyright [2020][*IEEE Electron Device Lett.*]. The platform structure consists of: (c) Barrier A: A single negatively graded AlGaN. (d). Barrier B: Composite AlGaN, the upper layer is negatively graded AlGaN with fixed  $X_{b. \text{ top}} = 25\%$  on top of a positively graded AlGaN with fixed  $X_{b. \text{ top}} = 25\%$ .

GaN epitaxial structure.<sup>27</sup> However, normally off operation was achieved by a 40 nm fin width and 50 nm gate recess which can easily convert the device into D-mode if not accurately controlled, as pointed out by the authors. Moreover, a p-GaN/u-GaN/1.5 nm AlN/AlGaN-based p-channel self-aligned FinFET with a fin width of 20 nm was shown to realize an  $I_{\rm ON}$  of 300 mA/mm but an  $I_{\rm ON}/I_{\rm OFF}$  ratio of only 200.<sup>28</sup> Furthermore, besides gate length, reducing gate width can improve the mobility and current density in GaN HEMTs, and the effective modulation of  $I_{\rm ON}$ ,  $I_{\rm OFF}$ , and electric field makes the gate width a key parameter for further optimization of GaN HEMTs.<sup>29</sup>

Considering the commercial maturity of the p-GaN/AlGaN /GaN platform and to avoid impurity scattering at the p-GaN/ AlGaN interface, a p-GaN/u-GaN/AlGaN/GaN epitaxial structure, with the potential for monolithic integration without any regrowth, is selected in this work. In addition, the graded AlGaN layer can benefit the linearity and breakdown voltage of GaN HEMTs in RF applications.<sup>30</sup> We examine the impact of the densities of 2DHG and 2DEG on the performance of a pchannel FET via simulation and explore graded AlGaN barriers to alleviate the tradeoff between the densities of the 2DHG and 2DEG.

## METHODOLOGY

Figure 1a shows the schematic of the platform consisting from top to bottom of 20 nm of p<sup>++</sup>GaN doped with Mg concentration of  $6 \times 10^{19}$  cm<sup>-3</sup>, 50 nm of p<sup>+</sup>GaN (Mg: 1 ×  $10^{19}$  cm<sup>-3</sup>), 20 nm of undoped GaN (u-GaN) as a channel layer ( $t_{ch}$ ), and 20 nm of Al<sub>0.2</sub>Ga<sub>0.8</sub>N barrier layer ( $t_b$ ) below which lies a 150 nm-thick u-GaN and buffer layer reported in ref 13. Our simulations are first benchmarked based on the reported epitaxial stack in Silvaco TCAD using a gate length ( $L_G$ ) of 2 and 4  $\mu$ m for p-channel and n-channel devices, respectively, reported in ref 13. The source to drain distance ( $L_{SD}$ ) is 6 and 12  $\mu$ m for the p- and n-FET, respectively. In the p-FET, the gate oxide is 20 nm Al<sub>2</sub>O<sub>3</sub>, with the recessed gate etched out of the p++GaN and p+GaN to support E-mode operation. Based on Hall measurements, a mobility value of 10 cm<sup>2</sup>/Vs of holes in a 2DHG is used.<sup>13</sup> Figure S1 reveals that the mobility of holes in the 3DHG is  $\sim 10.4 \text{ cm}^2/\text{Vs}$  and its peak value changes relatively with the density of 3DHG in the graded AlGaN in our simulation model (Supporting Information A). In addition, a negative fixed interface charge and trap density at the oxide/GaN interface of  $6.4 \times 10^{12}$  and 3  $\times$  10<sup>12</sup> cm<sup>-2</sup>, respectively, are introduced in our model to match the reported experimental  $I_{\rm D} - V_{\rm GS}$  curves in Figure 1b.<sup>13</sup> Two kinds of graded AlGaN barriers are introduced in this work. Along the [0001] growth direction, the negatively graded AlGaN has an Al mole fraction  $(X_{\rm b})$  that is linearly reduced from the bottom  $(X_{b. bottom}, close to the buffer layer)$ to the top ( $X_{b, top}$ , close to the u-GaN channel), viz.,  $\Delta X_{b, n}$  =  $X_{\rm b.\ bottom}$  –  $X_{\rm b.\ top}$ . On the other hand, a positively graded AlGaN has an opposite structure, i.e.,  $\Delta X_{b, p} = X_{b, top}$  –  $X_{\rm b.\ bottom}$ . In addition, several new kinds of composite barriers with varied thickness of negatively graded barriers  $(t_{b,n})$  and positively graded barrier  $(t_{b, p})$  are listed in Table 1. Barrier A is a single negatively graded AlGaN layer with fixed X<sub>b. bottom</sub> and varied X<sub>b. top</sub> displayed in Figure 1c. Figure 1d exhibits a dual back-to-back graded AlGaN Barrier B, and the upper layer is negatively graded AlGaN with 25% X<sub>b. bottom</sub> and changed  $X_{\rm b. top}$ , whereas the layer beneath is positively graded AlGaN with 25%  $X_{\rm b. top}$  and varied  $X_{\rm b. bottom}$ .  $\Delta X_{\rm b. p}$  is kept the same as  $\Delta X_{
m b.~n}$ . In this work, our assumption of a 4.95% Al/nm gradient<sup>31</sup> and 5 nm graded AlGaN with 23%  $\Delta X_{b, p}^{32}$  make the 5 nm graded AlGaN with 25% gradient to be practically possible. Considering that the p-GaN gate in n-FETs on this platform requires layers to be etched up to the positively graded AlGaN, a precise etch stop at the negative/positively graded AlGaN interface is essential.

| ID                                                           |                                 | barrier parameters                                         |                                                      |
|--------------------------------------------------------------|---------------------------------|------------------------------------------------------------|------------------------------------------------------|
| barrier A                                                    |                                 | negatively graded AlGaN                                    |                                                      |
| barrier A1                                                   |                                 | $t_{\rm b.\ n} = 20  {\rm nm},  X_{\rm b.\ bottom} = 20\%$ |                                                      |
| arrier A2                                                    |                                 | $t_{\rm b.\ n}$ = 20 nm, $X_{\rm b.\ bottom}$ = 25%        |                                                      |
| ID                                                           | upper layer j                   | parameters                                                 | lower layer parameters                               |
| barrier B negatively graded AlGaN,<br>$X_{b. bottom} = 25\%$ |                                 | ded AlGaN,<br>= 25%                                        | positively graded AlGaN,<br>$X_{\rm b.\ top} = 25\%$ |
| barrier<br>B1                                                | $t_{\rm b. \ n} = 5$            | nm                                                         | $t_{\rm b.\ p} = 15 \mathrm{nm}$                     |
| barrier<br>B2                                                | $t_{\rm b. \ n} = 1$            | 0 nm                                                       | $t_{\rm b. p} = 10  \mathrm{nm}$                     |
| barrier<br>B3                                                | $t_{\rm b. n} = 1.5 \text{ nm}$ |                                                            | $t_{\rm b. p} = 5  \rm nm$                           |

## RESULTS AND EVALUATION

To examine the influence of the underlying 2DEG density on the performance of p-FETs, the  $Al_{0.2}Ga_{0.8}N$  barrier layer of the epitaxial structure in Figure 1a is replaced by Barrier A1, whereas the effects of a single positively graded AlGaN (counterpart of Barrier A) on both n- and p-channel FETs are shown in Figure S2 (Supporting Information B). Figure 2a



**Figure 2.** (a)  $n_{\rm H}$  in p-channel and  $n_{\rm E}$  in n-channel with respect to a change in  $\Delta X_{\rm b. n}$  based on the platform with Barrier A1. (b)  $I_{\rm ON}$  and  $I_{\rm ON}/I_{\rm OFF}$  as a function of  $\Delta X_{\rm b. n}$  at  $V_{\rm DS}$ = -0.5 V for PMOS with Barrier A1. The inset indicates  $I_{\rm ON}$  and  $I_{\rm ON}/I_{\rm OFF}$  as a function of  $\Delta X_{\rm b. n}$  at  $V_{\rm DS}$ = 0.5 V for NMOS with Barrier A1.

reveals that the hole density  $(n_{\rm H})$  increases as the underlying electron density  $(n_{\rm E})$  is reduced by an increase of  $\Delta X_{\rm b.\,n}$ . Although a 1.5 times improvement is achieved for  $n_{\rm H}$  with 10%  $\Delta X_{\rm b.\,n}$ ,  $n_{\rm E}$  reduces dramatically by 12 orders and below a value of 10/cm<sup>2</sup>, which will severely degrade n-channel devices. According to Figure 2b, for Barrier A1, when  $\Delta X_{\rm b.\,n}$  is increased to 8%, the on-current ( $|I_{\rm ON}|$ ) of the PMOS is doubled compared with the standard device with  $Al_{0.2}Ga_{0.8}N$  barrier at  $V_{\rm DS} = -0.5$  V, whereas the on/off ratio  $(I_{\rm ON}/I_{\rm OFF})$  reduces from  $10^5$  to  $10^0$ . In contrast, a threefold drop of  $I_{\rm ON}$  occurs in the n-channel device with Barrier A1 as  $\Delta X_{\rm b.~n}$  is raised from 0 to 8% as shown in the inset of Figure 2b, which means the negatively graded barrier unilaterally benefits  $I_{\rm ON}$  for p-FETs. Moreover, unlike in p-FETs,  $I_{\rm ON}/I_{\rm OFF}$  in n-FETs is immune to the changes of  $\Delta X_{\rm b.~n}$  and  $n_{\rm E}$ . The reason is because although graded AlGaN barriers redistribute channel carriers, the off-state current ( $I_{\rm OFF}$ ) of n-channel devices, in practice, is mainly affected by traps in the buffer layer- or surface-related conduction.<sup>33</sup>

This one-way gain makes the single-graded barrier layer disadvantageous to p- or n-channel devices and complementary integration, and requires an additional positively graded AlGaN below the negatively graded AlGaN layer (Figure 1d) as investigated in Figure 3a. It is obvious from Figure 3a that



**Figure 3.** (a) Comparison of  $n_{\rm H}$  and  $n_{\rm E}$  as a function of  $\Delta X_{\rm b. n}$  in the composite AlGaN barriers of  $t_{\rm b} = 20$  nm that consist of Barriers B1, B2, and B3. (b) Comparison of band diagram and distribution of hole concentration between the devices with fixed Al<sub>0.25</sub>Ga<sub>0.75</sub>N barrier layer, Barrier A2 with 15 and 25%  $\Delta X_{\rm b. n}$  and Barriers B1, B2, and B3 with 25%  $\Delta X_{\rm b. n}$  at  $V_{\rm g} = V_{\rm d} = 0$  V.

with Barrier B, both  $n_{\rm E}$  and  $n_{\rm H}$  show degradation with increased  $\Delta X_{\rm b.\ n(b.\ p)}$  when the thickness of the positively graded AlGaN  $t_{\rm b.\ p}$  increases, which means polarizationinduced holes and electrons in a back-to-back graded AlGaN with optimized  $t_{\rm b.\ n'}$ ,  $t_{\rm b.\ p'}$  and  $\Delta X_{\rm b.\ n(b.\ p)}$  are mutually restricted instead of unilaterally suppressed. In this structure, the optimized tradeoff points between  $n_{\rm H}$  and  $n_{\rm E}$  are obtained in Barrier B3 with  $\Delta X_{\rm b.\ n(b.\ p)} = 7\%$  resulting in a concentration of  $\sim 7.8 \times 10^{12} {\rm cm}^{-2}$  for both holes and electrons.

Figure 3b demonstrates that the hole quantum well is weakened by the negatively graded barrier layer at the u-GaN channel/AlGaN barrier interface. When comparing  $Al_{0.25}N_{0.75}$ 

Article



**Figure 4.** Black line: fixed  $Al_{0.25}Ga_{0.75}N$  barrier layer; Red line: Barrier B3 with 7%  $\Delta X_{b. n(b. p)}$ ; Blue line: Barrier B3 with 25%  $\Delta X_{b. n(b. p)}$ . (a) Comparison of the transfer characteristics in linear and log scale between PMOS with different barriers at  $L_G = 1 \ \mu m$ ,  $L_{SD} = 3 \ \mu m$ ,  $t_{recess} = 18 \ nm$ , and  $V_D = -5 \ V$ . (b)  $I_D - V_{GS}$  characteristics in log and linear scale of n-channel devices based on the same platform as Abstract figure at  $L_G = 4 \ \mu m$ ,  $L_{SD} = 12 \ \mu m$ , and  $V_D = 5 \ V$ . (c) Comparison of the  $I_D - V_{GS}$  curves in linear and log scale between the scaled PMOS with  $Al_{0.25}Ga_{0.75}N$  and Barrier B3 at  $L_G = 200 \ nm$ ,  $L_{SD} = 600 \ nm$ ,  $t_{recess} = 18 \ nm$ , and  $V_D = -5 \ V$ . The inset reveals  $I_D$  and  $I_{ON}/I_{OFF}$  at  $V_D = V_{GS} = -5 \ V$  with a change in gate length with fixed  $L_{SG} = L_{GD} = 1 \ \mu m$  for PMOS with Barrier B3. (d) Comparison of current density around the u-GaN channel/AlGaN interface under the gate and access region between PMOS with various barriers at  $L_G = 200 \ nm$ ,  $L_{SD} = 600 \ nm$ , and  $V_D = V_{GS} = -5 \ V$ .

with Barrier A2, the larger  $\Delta X_{b,n}$  introduces a curvature of the barrier layer, resulting in the quantum well at the u-GaN/ AlGaN junction becoming flatter and wider. It is observed that in Barrier A2, this "flat" quantum well not only accumulates a 2DHG at the u-GaN/AlGaN interface but also induces a threedimensional hole gas (3DHG) in the barrier layer. It is well known that a graded barrier layer results in polarization doping without impurity dopants, which can improve the conductivity of the graded layer.<sup>34</sup> In addition, as  $\Delta X_{\rm b,n}$  reaches the maximum value of 25%, the 2DHG at the u-GaN/AlGaN interface in Barrier A2 disappears and only a broad and flat 3DHG distribution in the barrier layer is observed. This 3DHG also broadens the channel width to achieve a higher current density in p-FETs. However, the conduction band at the AlGaN/GaN buffer interface is raised away from the Fermi level in Barrier A2 due to the large  $\Delta X_{b. n}$ , which contributes to the potential in the barrier layer being shifted toward negative values and the hole confinement subsequently reduced in Barrier A2. As a result, the ability of the polarization field for blocking punch-through leakage paths into the buffer layer is weakened.

On the other hand, when the positively graded AlGaN is introduced, it is seen from Figure 3b that the conduction band reverts to the Fermi level at  $V_{\rm GS} = 0$  V and lies below the Fermi level at the AlGaN/GaN interface with an extension into the AlGaN barrier layer. The band offset in Barrier B with a thicker  $t_{\rm b. p}$  is larger and sharper. Consequently, the width and peak of the 3DHG across the negatively graded barrier are limited by  $t_{\rm b. p}$  as shown in Figure 3b. Thus, despite the maximum  $\Delta X_{\rm b. n}$ ,  $n_{\rm H}$  still reduces with larger  $t_{\rm b. p}$  as Figure 3a indicates.

Furthermore, Figure 3b illustrates that based on Barriers B2&B3 with 25%  $\Delta X_{b.\ n(b.\ p)}$ , quantum wells at the GaN channel/AlGaN and AlGaN/GaN buffer interfaces both turn "flat" and are pinned to the Fermi level with a large band offset at the AlGaN/GaN interface. Consequently, the distributions of the potential and polarization-induced charges are rebuilt in the barrier layer with excellent hole confinement in the channel, which is surmised to suppress the leakage in p-channel devices.

Abstract figure displays the new back-to-back graded AlGaN barrier-based platform for complementary integration. To achieve an E-mode and high  $I_{ON}/I_{OFF}$  for PMOS, a gate recess depth in the u-GaN channel layer  $(t_{\text{recess}})$  of 18 nm is used. Moreover, in n-channel devices, to prevent degradation of oncurrent caused by the reduced  $n_{\rm E}$  as shown in Figure 3a, the top negative AlGaN is etched away beneath the p-GaN gate. Barrier B3 with a tradeoff of 7%  $\Delta X_{b. n}$  and a maximum of 25%  $\Delta X_{b, n}$  are applied to NMOS with  $L_{G} = 4 \ \mu m$  and scaled PMOS with  $L_G = 1 \ \mu m$  as shown in Figure 4a,b. Figure 4a reveals that the on-state current density of p-channel devices with Barrier B3 is increased compared to the counterpart with a fixed Al mole fraction due to the polarization doping and enlarged  $n_{\rm H}$ by a negatively graded AlGaN. In addition, unlike the deterioration of  $I_{ON}/I_{OFF}$  in a single negatively graded AlGaN,  $I_{\rm ON}/I_{\rm OFF}$  > 10<sup>12</sup> with Barrier B3 and the large  $\Delta X_{\rm b. n}$ prove that the positively graded AlGaN improves hole confinement and band offset in the composite AlGaN barrier to suppress the leakage current into the GaN buffer layer in the PMOS in Figure 3b.

At  $V_{\rm D} = V_{\rm GS} = 5$  V,  $I_{\rm ON}$  of n-channel devices with Barriers B3 is improved by 19.7% compared with a device with fixed Al mole fraction as shown in Figure 4b. Similar to the role of a negatively graded AlGaN in PMOS, the positively graded AlGaN enhances the channel depth with 3DEG polarization doping and redistributes the potential and electrons in nchannel devices, which means the mutual limitation between the hole and electron channels in the GaN/AlGaN/GaN-based epitaxial platform and the decrease of  $I_{ON}$  induced by the p-GaN gate in n-channel devices is overcome by the back-toback graded AlGaN. In addition, n-channel devices with Barrier B3 all reveal a drift of  $V_{\rm th}$  toward the positive direction with no change in the off-state current level. The reason is that the negatively graded AlGaN in the p-GaN gate region depletes the electrons below and I<sub>OFF</sub> in n-FETs is dominated by surface-related conduction and buffer layer characteristics.<sup>33</sup> To realize a better gate electrostatic control for n-FETs, the thinner u-GaN channel thickness and fin-gate structure are feasible. Moreover, Figure S3b illustrates the effects of underetch and over-etch of the p-GaN gate region on the performance of n-FETs (Supporting Information C). The maximum degradation of  $I_{\rm ON}$  observed is ~30%. Furthermore, we have shown that the figure of merit (FOM =  $V_{BV}^2/R_{on, sp}$ ) can be improved by 3 times in a GaN power HEMT with the back-to-back graded AlGaN compared to the one with a conventional Al<sub>0.25</sub>Ga<sub>0.75</sub>N.<sup>35</sup>

The impact of gate length scaling is investigated at  $V_{\rm D} = V_{\rm GS}$ = -5 V in Figure 4c, via a Barrier B3-based PMOS, with  $L_{\rm G}$  = 200 nm and  $L_{SD} = 600$  nm, which is shown to increase  $|I_{ON}|$ from 45mA/mm, for a fixed Al<sub>0.25</sub>Ga<sub>0.75</sub>N barrier, to 65mA/ mm with large  $I_{\rm ON}/I_{\rm OFF}$  of ~10<sup>12</sup> and threshold voltage | -  $V_{\rm th}$ | of | - 1.3 Vl. A further improvement of  $|I_{\rm ON}|$  of 23% with | - $V_{\rm th}$  of |-0.9 V with Barrier B3 is possible with  $25\%\Delta X_{\rm b. n}$ ; however,  $I_{ON}/I_{OFF}$  decreases significantly by 5 orders, which indicates that in a shorter gate, it is difficult to deplete holes with a wider channel depth. The inset of Figure 4c illustrates that  $|I_{ON}|$  of the PMOS with Barrier B3 of 7%  $\Delta X_{b,n}$  is increased by 39% when  $L_{\rm G}$  is reduced from 1  $\mu{\rm m}$  to 90 nm with source-to-gate  $(L_{SG})$  and gate-to-drain  $(L_{GD})$  length maintained at 1  $\mu$ m. Meanwhile,  $I_{ON}/I_{OFF}$  of the PMOS with Barrier B3 of  $7\%\Delta X_{b.n}$  stays above  $10^{12}$  as  $L_{\rm G} \ge 200$  nm. The inset of Figure 4c also indicates that although the larger hole spread of Barrier B3 of 25% $\Delta X_{\rm b. n}$  enhances  $|I_{\rm ON}|$  during scaling of  $L_{\rm G}$ ,  $I_{\rm ON}/I_{\rm OFF}$  is worsened significantly owing to insufficient depletion region across the 3DHG slab.

Figure 4d demonstrates a comparison of the current density distribution from a u-GaN channel to the AlGaN barrier under the gate region  $(I_{\text{Den. Gate}})$  and the access region between the gate and drain ( $I_{Den. Access}$ ) in a PMOS with  $Al_{0.25}Ga_{0.75}N$  and Barrier B3 at 200 nm  $L_{\rm G}$ . In Figure 4d, at -5 V of  $V_{\rm D}$  and  $V_{\rm GS}$ ,  $I_{\text{Den. Gate}}$  and  $I_{\text{Den. Access}}$  both achieve a spread distribution across the AlGaN barrier with Barrier B3 with 25%  $\Delta X_{\rm b.\,n}$ based PMOS, which proves that the extended "flat" quantum well at the u-GaN/AlGaN interface. This occurs because a large gradient leads to holes drifting into the negative barrier layer instead of the limited 2-dimensional transport direction in the abrupt quantum well and also leakage currents are more likely to flow through these areas. Furthermore, 25%  $\Delta X_{\rm b,n}$ induces the widest 3DHG slab across the barrier, which results in an improved barrier conductivity and broadened current flow path that is difficult to be depleted and controlled by a short gate. Therefore, the leakage current is more controllable in Barrier B3 with 7%  $\Delta X_{\rm b, n}$  during gate scaling. Utilizing a fin

gate configuration has the potential to suppress the leakage current and take full advantage of the back-to-back graded AlGaN barrier with large gradient.

#### CONCLUSIONS

This work provides a new back-to-back graded barrier platform for GaN-based CMOS. It is seen that the underlying 2DEG of PMOS is lowered by increasing  $\Delta X_{\rm b.~n}$  in the negatively graded AlGaN buffer layer, which results in a significantly higher oncurrent density. A recess gate E-mode p-channel MOSFET with  $L_{\rm G} = 200$  nm and  $t_{\rm recess} = 18$  nm demonstrates  $|I_{\rm ON}| = 65$ mA/mm,  $I_{\rm ON}/I_{\rm OFF} \approx 10^{12}$  and  $|-V_{\rm th}| = |-1.3$  Vl is realized by the back-to-back graded barrier with an optimum 7%  $\Delta X_{\rm b.~n(b.~p)}$ . Furthermore, for the back-to-back graded AlGaN barrier layer, not only does the negatively graded AlGaN on the top result in high current density and conductivity in p-channel devices but also the positively graded AlGaN below contributes to a rise of the on-state current by 19.7% in n-channel devices.

## ASSOCIATED CONTENT

#### **Supporting Information**

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acsaelm.3c00350.

Mobility model for 2DHG and 3DHG; effects of single positively graded barrier on n-FETs and p-FETs; influences of the under-etch and over-etch for p-GaN gate region on n-FETs (PDF)

#### AUTHOR INFORMATION

#### **Corresponding Author**

Maria Merlyne De Souza – Department of Electronic and Electrical Engineering, University of Sheffield-Mappin Street, S1 3JD Sheffield, U.K.; orcid.org/0000-0002-7804-7154; Email: m.desouza@sheffield.ac.uk

#### Authors

- Jinggui Zhou Department of Electronic and Electrical Engineering, University of Sheffield-Mappin Street, S1 3JD Sheffield, U.K.; o orcid.org/0000-0003-3578-2121
- **Huy-Binh Do** Department of Materials Technology, HCMC University of Technology and Education, 700000 Hochiminh, Vietnam; © orcid.org/0000-0003-3274-5050

Complete contact information is available at: https://pubs.acs.org/10.1021/acsaelm.3c00350

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

This work was motivated by the EPSRC through Challenge Network Grant CN/FEAS/PCON.

# REFERENCES

(1) Chen, K. J.; Haberlen, O.; Lidow, A.; Tsai, C. L.; Ueda, T.; Uemoto, Y.; Wu, Y. GaN-on-Si Power Technology: Devices and Applications. *IEEE Trans. Electron Devices* **2017**, *64*, 779–795.

(2) Ishida, M.; Ueda, T.; Tanaka, T.; Ueda, D. GaN on Si Technologies for Power Switching Devices. *IEEE Trans. Electron Devices* 2013, 60, 3053–3059.

(3) Amano, H.; Baines, Y.; Beam, E.; Borga, M.; Bouchet, T.; Chalker, P. R.; Charles, M.; Chen, K. J.; Chowdhury, N.; Chu, R.; De Santi, C.; De Souza, M. M.; Decoutere, S.; Di Cioccio, L.; Eckardt, B.; Egawa, T.; Fay, P.; Freedsman, J. J.; Guido, L.; Häberlen, O.; Haynes, G.; Heckel, T.; Hemakumara, D.; Houston, P.; Hu, J.; Hua, M.; Huang, Q.; Huang, A.; Jiang, S.; Kawai, H.; Kinzer, D.; Kuball, M.; Kumar, A.; Lee, K. B.; Li, X.; Marcon, D.; März, M.; McCarthy, R.; Meneghesso, G.; Meneghini, M.; Morvan, E.; Nakajima, A.; Narayanan, E. M. S.; Oliver, S.; Palacios, T.; Piedra, D.; Plissonnier, M.; Reddy, R.; Sun, M.; Thayne, I.; Torres, A.; Trivellin, N.; Unni, V.; Uren, M. J.; Van Hove, M.; Wallis, D. J.; Wang, J.; Xie, J.; Yagi, S.; Yang, S.; Youtsey, C.; Yu, R.; Zanoni, E.; Zeltner, S.; Zhang, Y. The 2018 GaN Power Electronics Roadmap. *J. Phys. D: Appl. Phys.* **2018**, *51*, 163001.

(4) Chu, R.; Cao, Y.; Chen, M.; Li, R.; Zehnder, D. An Experimental Demonstration of GaN CMOS Technology. *IEEE Electron Device Lett.* **2016**, *37*, 269–271.

(5) Zimmermann, T.; Neuburger, M.; Kunze, M.; Daumiller, I.; Denisenko, A.; Dadgar, A.; Krost, A.; Kohn, E. P-Channel InGaN-HFET Structure Based on Polarization Doping. *IEEE Electron Device Lett.* **2004**, *25*, 450–452.

(6) Hahn, H.; Reuters, B.; Pooth, A.; Hollander, B.; Heuken, M.; Kalisch, H.; Vescan, A. P-Channel Enhancement and Depletion Mode GaN-Based HFETs With Quaternary Backbarriers. *IEEE Trans. Electron Devices* **2013**, *60*, 3005–3011.

(7) Nakajima, A.; Kubota, S.; Tsutsui, K.; Kakushima, K.; Wakabayashi, H.; Iwai, H.; Nishizawa, S.; Ohashi, H. GaN-Based Complementary Metal–Oxide–Semiconductor Inverter with Normally off Pch and Nch MOSFETs Fabricated Using Polarisation-Induced Holes and Electron Channels. *IET Power Electron.* 2018, *11*, 689–694.

(8) Li, G.; Wang, R.; Song, B.; Verma, J.; Cao, Y.; Ganguly, S.; Verma, A.; Guo, J.; Xing, H. G.; Jena, D. Polarization-Induced GaNon-Insulator E/D Mode p-Channel Heterostructure FETs. *IEEE Electron Device Lett.* **2013**, *34*, 852–854.

(9) Reuters, B.; Hahn, H.; Pooth, A.; Holländer, B.; Breuer, U.; Heuken, M.; Kalisch, H.; Vescan, A. Fabrication of P-Channel Heterostructure Field Effect Transistors with Polarization-Induced Two-Dimensional Hole Gases at Metal-Polar GaN/AlInGaN Interfaces. J. Phys. D Appl. Phys. 2014, 47, No. 175103.

(10) Hahn, H.; Reuters, B.; Kotzea, S.; Lukens, G.; Geipel, S.; Kalisch, H.; Vescan, A. First Monolithic Integration of GaN-Based Enhancement Mode n-Channel and p-Channel Heterostructure Field Effect Transistors. In *72nd Device Research Conference*; IEEE, 2014; pp. 259–260.

(11) Nakajima, A.; Liu, P.; Ogura, M.; Makino, T.; Kakushima, K.; Nishizawa, S. I.; Ohashi, H.; Yamasaki, S.; Iwai, H. Generation and Transportation Mechanisms for Two-Dimensional Hole Gases in GaN/AlGaN/GaN Double Heterostructures. *J. Appl. Phys.* **2014**, *115*, 153707.

(12) Chowdhury, N.; Xie, Q.; Yuan, M.; Rajput, N. S.; Xiang, P.; Cheng, K.; Then, H. W.; Palacios, T. First Demonstration of a Self-Aligned GaN p-FET. In 2019 IEEE International Electron Devices Meeting (IEDM); IEEE, 2019; pp. 4.6.1–4.6.4.

(13) Chowdhury, N.; Xie, Q.; Yuan, M.; Cheng, K.; Then, H. W.; Palacios, T. Regrowth-Free GaN-Based Complementary Logic on a Si Substrate. *IEEE Electron Device Lett.* **2020**, *41*, 820–823.

(14) Chen, J.; Liu, Z.; Wang, H.; He, Y.; Zhu, X.; Ning, J.; Zhang, J.; Hao, Y. A GaN Complementary FET Inverter with Excellent Noise Margins Monolithically Integrated with Power Gate-Injection HEMTs. *IEEE Trans. Electron Devices* **2022**, *69*, 51–56.

(15) Zheng, Z.; Song, W.; Zhang, L.; Yang, S.; Wei, J.; Chen, K. J. Monolithically Integrated GaN Ring Oscillator Based on High-Performance Complementary Logic Inverters. *IEEE Electron Device Lett.* **2021**, *42*, 26–29.

(16) Zheng, Z.; Song, W.; Zhang, L.; Yang, S.; Wei, J.; Chen, K. J. High ION and ION/IOFF Ratio Enhancement-Mode Buried p-Channel GaN MOSFETs on p-GaN Gate Power HEMT Platform. *IEEE Electron Device Lett.* **2020**, *41*, 26–29.

(17) Zheng, Z.; Song, W.; Zhang, L.; Yang, S.; Xu, H.; Wong, R. K. Y.; Wei, J.; Chen, K. J. Enhancement-Mode GaN p-Channel MOSFETs for Power Integration. In *Proceedings of the International*  Symposium on Power Semiconductor Devices and ICs; Institute of Electrical and Electronics Engineers Inc., 2020; Vol. 2020, pp. 525–528.

(18) Zheng, Z.; Chen, T.; Zhang, L.; Song, W.; Chen, K. J. Unveiling the Parasitic Electron Channel under the Gate of Enhancement-Mode p-Channel GaN Field-Effect Transistors on the p-GaN/AlGaN/GaN Platform. *Appl. Phys. Lett.* **2022**, *120*, 152102.

(19) Du, H.; Liu, Z.; Hao, L.; Su, H.; Zhang, T.; Zhang, W.; Zhang, J.; Hao, Y. High-Performance E-Mode p-Channel GaN FinFET on Silicon Substrate With High ION/IOFFand High Threshold Voltage. *IEEE Electron Device Lett.* **2022**, *43*, 705–708.

(20) Zheng, Z.; Zhang, L.; Song, W.; Feng, S.; Xu, H.; Sun, J.; Yang, S.; Chen, T.; Wei, J.; Chen, K. J. Gallium Nitride-Based Complementary Logic Integrated Circuits. *Nat. Electron.* **2021**, *4*, 595–603.

(21) Chowdhury, N.; Xie, Q.; Palacios, T. Tungsten-Gated GaN/ AlGaN p -FET With I Max > 120 MA/Mm on GaN-on-Si. *IEEE Electron Device Lett.* **2022**, 43, 545–548.

(22) Bader, S. J.; Chaudhuri, R.; Hickman, A.; Nomoto, K.; Bharadwaj, S.; Then, H. W.; Xing, H. G.; Jena, D. GaN/AlN Schottky-Gate p-Channel HFETs with InGaN Contacts and 100 MA/Mm on-Current. In 2019 IEEE International Electron Devices Meeting (IEDM); IEEE, 2019; Vol. 51, pp. 4.5.1–4.5.4.

(23) Bader, S. J.; Chaudhuri, R.; Nomoto, K.; Hickman, A.; Chen, Z.; Then, H. W.; Muller, D. A.; Xing, H. G.; Jena, D. Gate-Recessed E-Mode p-Channel HFET with High on-Current Based on GaN/AlN 2D Hole Gas. *IEEE Electron. Device Lett.* **2018**, *X*, 1–4. arXiv:1809.04012v1.

(24) Nomoto, K.; Chaudhuri, R.; Bader, S. J.; Li, L.; Hickman, A.; Huang, S.; Lee, H.; Maeda, T.; Then, H. W.; Radosavljevic, M.; Fischer, P.; Molnar, A.; Hwang, J. C. M.; Xing, H. G.; Jena, D. GaN/ AlN p-Channel HFETs with I Max >420 MA/Mm and ~20 GHz f T / f MAX. In 2020 IEEE International Electron Devices Meeting (IEDM); IEEE, 2020; Vol. 2020, pp. 8.3.1–8.3.4.

(25) Hickman, A. L.; Chaudhuri, R.; Bader, S. J.; Nomoto, K.; Li, L.; Hwang, J. C. M.; Grace Xing, H.; Jena, D. Next Generation Electronics on the Ultrawide-Bandgap Aluminum Nitride Platform. *Semicond. Sci. Technol.* **2021**, *36*, No. 044001.

(26) Singhal, J.; Chaudhuri, R.; Hickman, A.; Protasenko, V.; Xing, H. G.; Jena, D. Toward AlGaN Channel HEMTs on AlN: Polarization-Induced 2DEGs in AlN/AlGaN/AlN Heterostructures. *APL Mater.* **2022**, *10*, 111120.

(27) Chowdhury, N.; Xie, Q.; Palacios, T. Self-Aligned E-Mode GaN p -Channel FinFET With ION > 100 MA/Mm and ION/IOFF >  $10^7$ . *IEEE Electron Device Lett.* **2022**, 43, 358–361.

(28) Xie, Q.; Yuan, M.; Niroula, J.; Greer, J. A.; Rajput, N. S.; Chowdhury, N.; Palacios, T. Highly-Scaled Self-Aligned GaN Complementary Technology on a GaN-on-Si Platform. In 2022 International Electron Devices Meeting (IEDM); IEEE, 2022; pp. 35.3.1–35.3.4.

(29) Sun, Y.; Zhang, H.; Yang, L.; Hu, K.; Xing, Z.; Liang, K.; Yu, H.; Fang, S.; Kang, Y.; Wang, D.; Xu, G.; Sun, H.; Long, S. Correlation Between Electrical Performance and Gate Width of GaN-Based HEMTs. *IEEE Electron Device Lett.* **2022**, *43*, 1199–1202.

(30) Zhang, H.; Huang, C.; Song, K.; Yu, H.; Xing, C.; Wang, D.; Liu, Z.; Sun, H. Compositionally Graded III-Nitride Alloys: Building Blocks for Efficient Ultraviolet Optoelectronics and Power Electronics. *Rep. Prog. Phys.* **2021**, *84*, No. 044401.

(31) Golam Sarwar, A. T. M.; Carnevale, S. D.; Kent, T. F.; Yang, F.; McComb, D. W.; Myers, R. C. Tuning the Polarization-Induced Free Hole Density in Nanowires Graded from GaN to AlN. *Appl. Phys. Lett.* **2015**, *106*, No. 032102.

(32) Cao, Y.; Chu, R.; Li, R.; Chen, M.; Williams, A. J. Improved Performance in Vertical GaN Schottky Diode Assisted by AlGaN Tunneling Barrier. *Appl. Phys. Lett.* **2016**, *108*, 112101.

(33) Meneghini, M.; De Santi, C.; Abid, I.; Buffolo, M.; Cioni, M.; Khadar, R. A.; Nela, L.; Zagni, N.; Chini, A.; Medjdoub, F.; Meneghesso, G.; Verzellesi, G.; Zanoni, E.; Matioli, E. GaN-Based Power Devices: Physics, Reliability, and Perspectives. J. Appl. Phys. 2021, 130, 181101.

(34) Lytvyn, P. M.; Kuchuk, A. V.; Mazur, Y. I.; Li, C.; Ware, M. E.; Wang, Z. M.; Kladko, V. P.; Belyaev, A. E.; Salamo, G. J. Polarization Effects in Graded AlGaN Nanolayers Revealed by Current-Sensing and Kelvin Probe Microscopy. *ACS Appl. Mater. Interfaces* **2018**, *10*, 6755–6763.

(35) Zhou, J.; Do, H.-B.; De Souza, M. M. A New Back-to-Back Graded AlGaN Barrier for Complementary Integration Technique Based on GaN/AlGaN/GaN Platform. In 2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM); IEEE, 2023; pp. 1–3.