

This is a repository copy of Investigation on shift in threshold voltages of 1.2 kV GaN polarization superjunction (PSJ) HFETs.

White Rose Research Online URL for this paper: <u>https://eprints.whiterose.ac.uk/193820/</u>

Version: Accepted Version

### Article:

Du, Y., Yan, H., Luo, P. et al. (5 more authors) (2023) Investigation on shift in threshold voltages of 1.2 kV GaN polarization superjunction (PSJ) HFETs. IEEE Transactions on Electron Devices, 70 (1). pp. 178-184. ISSN 0018-9383

https://doi.org/10.1109/TED.2022.3225695

© 2022 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other users, including reprinting/ republishing this material for advertising or promotional purposes, creating new collective works for resale or redistribution to servers or lists, or reuse of any copyrighted components of this work in other works. Reproduced in accordance with the publisher's self-archiving policy.

### Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

### Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



# Investigation on Shift in Threshold Voltages of 1.2kV GaN Polarization Superjunction (PSJ) HFETs

# Yangming Du, Hongyang Yan, Peng Luo, *Member, IEEE*, Xiao Tan, Ekkanath Madathil Sankara Narayanan, *Senior Member, IEEE*, Hiroji Kawai, Shuichi Yagi and Hironobu Narui

Abstract—Shift in threshold voltages (Vth) of 1.2 kV P-GaN ohmic-gate Normally-on Polarization Superjunction (PSJ) HFETs are reported for the first time. Pulsed-mode measurement results of threshold voltage shifts under different gate stress biases are presented. Α comprehensive analysis of threshold voltage shifts under different gate stress voltages and temperatures is discussed. Under positive gate stress voltages, hole trapping and accumulation processes in the u-GaN/AIGaN hetero-interface or the AlGaN layer induce more electrons, thereby causing negative shifts in threshold voltages. Conversely, under negative gate stress voltages, electrons captured by the buffer traps located in the GaN buffer or the traps in the AlGaN layer, cause positive shifts in threshold voltages. Moreover, recovery processes are observed under the positive and negative stress voltages. Temperature effects on the V<sub>th</sub> are also evaluated through pulsed-mode measurements. Hole trapping processes are strengthened with temperature rise, causing more negative Vth shifts. However, thermally activated electrons from 2DEG and strengthened recovery processes result in positive V<sub>th</sub> shifts at higher temperatures, compensating the influences from the increasing hole trapping processes. The results confirm that the current collapse is quite low in **PSJ HFETs** 

Index Terms—Gate stress, Polarization Superjunction (PSJ), holes injection, GaN ohmic gate, threshold voltages shift, power devices.

### I. INTRODUCTION

GALLIUM Nitride (GaN) is fast becoming one of the most promising wide bandgap semiconductor material candidates for power switching devices [1]. Due to the high density and mobility of 2-dimensional electron gas (2DEG) [2], GaN devices have low on-state resistance [3]. GaN Polarization Superjunction (PSJ) is a concept reported [4]. It is aimed to achieve charge balance between high-density 2-dimensional hole gas (2DHG) [5] and 2DEG coexisting at the respective interfaces of the GaN (000  $\overline{1}$ )/AlGaN (000  $\overline{1}$ )/GaN (0001) double heterostructures to achieve flat electric field distribution

<sup>Y</sup>angming Du, HongYang Yan, Peng Luo, Xiao Tan, Ekkanath Madathil Sankara Narayanan are with the Electrical Machines and Drives Research Group, Department of Electronic and Electrical Engineering, The University of Sheffield, Sheffield S1 3JD, U.K. (e-mail: ydu38@sheffield.ac.uk; s.madathil@sheffield.ac.uk). during the off-state, thereby maximizing breakdown voltage. Thus, PSJ is an ultra-high performance GaN technology [6–8], which can offer enhanced reliability due to its electric field profile.

Several studies have demonstrated and discussed V<sub>th</sub> shifts mechanisms in the P-GaN gate HEMTs [9-12]. The main cause of the V<sub>th</sub> shifts is the charge trapping/detrapping mechanism with typical acceptor trapping levels (Ea) in the GaN HEMTs reported in several studies. Bisi et.al [13] depicted a detailed summary of the catalogued deep levels for a range of activation energies, the list of the reference papers, the type of analyzed samples, and one or more hypothesis on the origin of these traps as reported by various authors at the time of its publication. The spectrum of these defects is rather large and vary depending on many factors, such as growth conditions etc [13]. And they also reported the typical trap levels of Ea from 0.14eV to 0.86eV[13].Moreover, Kuzuhara et.al [14](Ea=0.28eV to 0.64eV), Alberto M Angelotti et.al [15](Ea=0.36eV to 0.68eV) and Gaudenzio Meneghesso et.al[16](Ea=0.099 eV to 0.631eV) reported the very similar range of trap levels value.

This paper reports the  $V_{th}$  shift mechanisms in the normallyon 1.2kV P-GaN ohmic gate GaN PSJ HFETs through pulsedmode measurements.  $V_{th}$  shifts caused by the charge trapping mechanisms under positive and negative gate stress voltages are discussed separately. Recovery processes are also presented with varying measuring times. Moreover, the current collapse



Figure 1. The Cross-section schematics of P-GaN ohmic gate PSJ HFETs.

Hiroji Kawai, Shuichi Yagi and Hironobu Narui are with Powdec K.K, 1-23-15 Wakagi-cho, Oyama City, Tochigi 323-0028, Japan (e-mail: kawai@powdec.co.jp; yagi@powdec.co.jp; narui@powdec.co.jp).

2

in PSJ HFETs is evaluated through the pulsed  $I_d$ - $V_{ds}$  characteristics. Finally, the shifts in  $V_{th}$  as a function of temperature are also discussed.

### II. DEVICES STRUCTURES AND PARAMETERS

The devices under test (DUTs) are 1.2 kV ohmic gate PSJ HFETs on Sapphire. The P-GaN ohmic gate is designed for charging/discharging 2DHG during the off-state/switching as well as depleting 2DEG under strong negative bias. Figure 1 shows a simplified cross-section of the GaN PSJ HFETs. The PSJ structures (u-GaN/AlGaN/u-GaN) are capped with the P<sup>+</sup> GaN ohmic gate contact. The doping concentration of Magnesium (Mg) is 1e20 cm<sup>-3</sup> and 1e19 cm<sup>-3</sup> in the P<sup>+</sup>GaN and P-GaN layers with their thicknesses of 43nm and 30nm, respectively. P+ GaN and P-GaN layers are only used under gate contacts. As shown in Figure 1, 2DEG and 2DHG are formed at the interface of the AlGaN/GaN and GaN/AlGaN, respectively. The thickness of the top and bottom u-GaN layers are 20nm and 800nm, respectively. The AlGaN thickness is 25nm with the Al mole fraction of 0.3. The cross-sectional dimensions are shown in Figure 1.

### **III. RESULTS AND DISCUSSIONS**

# A. Basic breakdown and $I_{ds}$ - $V_{ds}$ characteristics of 1.2kV PSJ HFETs

The basic  $I_{ds}$ - $V_{ds}$  and breakdown characteristics of 1.2kV PSJ HFETs are presented in Figure 2(a) and (b), respectively. For the purpose of this study, we utilized the small devices with the similar dimensions (except in cases with different lengths of PSJ) to investigate  $V_{th}$  shift. The gate widths of them are 1mm.

### B. Pulse-mode measurement setup and conditions

Pulse-mode  $I_d$ - $V_{ds}$  and transfer measurements are carried out using the Keysight B1500A device curve tracer at room temperature and under dark conditions. In a typical pulsed transfer measurement, during the stressing period, a constant voltage is applied on the gate. During the measuring period, pulsed gate voltages of increasing magnitude ( $V_{gs}$ ) are applied in sequence at the gate and the  $I_{ds}$ - $V_{gs}$  curves are extracted during the measuring period. Under these conditions, applied drain voltages are pulsed voltages of fixed magnitude ( $V_{ds}$ ). Typical test waveforms are shown in Figure 3(a). The pulse width is set at 0.5ms (limited by the equipment), the duty cycle



Figure 2. Typical (a) Ids-Vds and (b) breakdown characteristics of the 1.2kV PSJ HFETs



(b)

Figure 3.The measurement conditions and setup for (a) pulsed-transfer measurements; and (b) pulsed Ids-Vds characteristics for analyzing the Vth shifts in PSJ HFETs.



Figure 4.Typical Gate Current characteristics (Ig-Vg) of the PSJ HFETs.

is 0.1%, and the quiescent drain voltages ( $V_{dsq}$ ) is held at 0V and  $V_{ds}$  is 1V, which minimizes the self-heating effects. The quiescent gate voltage ( $V_{gsq}$ ) which is also defined as the stress voltage is varied. The pulsed transfer measurement setup and conditions are shown in Figure 3 (a).



Figure 5. (a)Typical pulsed transfer characteristics of PSJ HFETs measured at Vds=1V and quiescent Vdb=0V, under different stress gate bias Vgsq, ranging from 0V to 3.4V.(b) the trapping mechanisms under positive gate stress

### C. V<sub>th</sub> shift under positive gate stress voltages

Due to the nature of the field shaping and charge balance, PSJ HFETs with  $L_{PSJ}$  equal to 15um can achieve breakdown voltage over 1200V[6], [17]. For the purpose of this study, we utilized the small devices with the similar dimensions (except in cases with different lengths of PSJ) to investigate V<sub>th</sub> shift. The gate leakage current is a typically observed reverse PiN junction current when the gate is negatively biased. Conversely, when the gate is positively biased, the current increases due to hole injection when the bias is higher than 3.4V, as shown in Figure 4.

We considered PSJ HFET with L<sub>PSJ</sub>=15um and the measured V<sub>th</sub> is -5V when no gate stress is applied. As shown in Figure 5(a), negative V<sub>th</sub> shifts in the PSJ HFETs can be observed under positive stress gate voltages from 0V to +3.4V. The trapping mechanisms in the energy band diagram under the positive gate stress are illustrated in Figure 5(b). Holes are injected from the gate and P+GaN layer, some of the holes are captured by the traps located in the top u-GaN layer or accumulated at the heterointerface of U-GaN/AlGaN due to the low mobility of 2DHG. Some of these could potentially move across the GaN/AlGaN band barrier and enter into the AlGaN layer and can be trapped by the hole traps. Therefore, more electrons are induced for char neutrality, causing a rise in 2DEG. When the positive gate stress voltage is removed, the induced electrons are not reduced immediately, thus causing a negative Vth shift, in a manner similar to those from normally-off P-GaN gate AlGaN/GaN HEMTs [9-12].

The relationship between the V<sub>th</sub> shift value( $\Delta$ V<sub>th</sub>) and different L<sub>PSJ</sub> (from 15um to 70um) is presented in Figure 6. The Vth shift mechanisms of them under positive gate stress is identical to the Lpsj=15um.Despite the fact that 2DHG exists at most of the drift regions, the heterointerface of top u-GaN/AlGaN along with the L<sub>PSJ</sub>, the injected holes are mainly concentrated under the gate region and involved in the Vth shift, which is possibly due to the low mobility of 2DHG (lower than 16 cm V<sup>2</sup>/s)[18].

The recovery process is observed through varied measuring period time presented in Figure 7. In these tests, the stressing time is fixed at 500ms, which is adequate to ensure that the



Figure 6. Vth shift value ( $\Delta$ Vth) with different LPSJ (=15um,20um,40um,50um and 70um).



Figure 7. Typical pulsed transfer characteristics of PSJ HFETs were measured at Vds=1V and quiescent Vdb=0V. The measuring time ranges from 0.5ms to 100ms, and the stressing time is fixed at 500ms under gate stress voltages Vgsq =+3 V.

holes are completely trapped. It can be observed that, with the increase of the measuring times, the positive V<sub>th</sub> shifts gradually saturate over time. The mechanisms during the recovery process can be explained as follows: the holes are injected and trapped in the AlGaN layer under the positive stress voltages during the stressing period. However, during the measuring period, the gate voltages transit from positive biases (the stressing period) to negative biases (the measuring period). Thus, the trapped and accumulated holes are de-trapped because of the applied reverse bias. Therefore, with the increase in measuring time, more holes are released from the AlGaN layer, inducing the decrease in the density of 2DEG. The positive V<sub>th</sub> shifts gradually saturate because the trapped holes are fully de-trapped during the relatively long recovery period. Typical pulsed Id-Vds characteristics measured under different positive gate stress voltages to evaluate the current collapse, due to the V<sub>th</sub> shift are as shown in Figure 8. In these tests, during the stressing period, gate stress voltages of varying magnitudes (V<sub>gsq</sub>) are applied on the gate and the applied drain voltage V<sub>dsq</sub> is zero. During the measuring period, the V<sub>gs</sub> is fixed at a steady value, and pulsed drain voltages of increasing



Figure 8. Typical pulsed Id-Vds characteristics of PSJ HFETs were measured at Vgs=3V with different stress gate voltages (Vgsq), ranging from 0V to 3V.



(C)

Figure 9. (a) Typical pulsed transfer characteristics of PSJ HFETs measured at Vds=1V and quiescent Vdb=0V, under different negative stress gate bias Vgb, ranging from 0V to -7V. (b) the Vth shifts as a function of varying gate stress voltages in PSJ HFETs;(C)The trapping mechanisms under negative gate stress.

magnitude  $(V_{gs})$  is applied on the drain and  $I_d\text{-}V_{ds}$  is extracted during the measuring period. The detailed measurement

conditions are shown in Figure 3(b): The  $V_{gs}$  maintains at 3V and the stress gate voltages ( $V_{gsq}$ ) range from 0V to 3V. The quiescent drain voltages ( $V_{dsq}$ ) are 0V.

The positive gate stress voltages have not induced any significant differences in the on-state resistances in the linear region. Under the low drain voltage, the trapping is difficult to occur laterally from gate to drain. However, under the positive gate stress, it is more possible to happen under the gate, causing holes injection, trapping effects and the negative Vth shifts. This is why no variation of on-state resistance, but a marginal increase on the saturation Id is observed. This interpretation on this phenomenon is also reported in [9]. The Id variation at the saturation region is around 0.065A/mm in [9], but it is only 0.02A/mm of PSJ HFETs (both of them are measured at  $V_{ds}$ =6V and  $V_{gsq}$ =+3V) presented in Figure 8. Compared to the results of the P-GaN gate HEMTs in [9], PSJ HFETs show similar results but with much lower magnitudes. The marginal Id increase is negligible in the PSJ HFETs, which is consistent with the results reported in [6], which show minimum current collapse.

#### D. V<sub>th</sub> shift under negative gate stress voltages

 $V_{th}$  shifts are also analyzed under the same conditions on these devices but with negative gate stress voltages. In these tests, the negative gate stress voltages range from 0V to -7V and the step is -1V. Other measurements conditions are identical to the previous tests.

Pulsed transfer characteristics under different negative gate stress voltages are shown in Figure 9 (a). The positive V<sub>th</sub> shifts with the increase in negative gate stress voltages (from -7V to 0V) show a reverse trend to the positive gate stress voltages test. The trapping mechanisms under the negative gate stress are illustrated in Figure 9(c). Similarly, the electron trapping process is also illustrated in the band diagram at Vgs,stress=-3V. Under the negative gate stress, some of the electrons are trapped by the GaN buffer traps. And some of electrons can potentially cross the AlGaN/GaN barrier and captured by the electron traps in the AlGaN layer. The electron trapping causes the reduction of the 2DEG, resulting in the positive Vth shift



Figure 10. Typical pulsed transfer characteristics of PSJ HFETs measured at V<sub>ds</sub>=1V and quiescent V<sub>dsq</sub>=0V. The measuring time ranges from 0.5ms to 100ms, and the stressing time is fixed at 500ms under gate stress voltages V<sub>gsq</sub>=-7V.

when the gate stress voltage is removed. The magnitude of the  $V_{th}$  shift value shows a linear relationship with the magnitude of the negatively increasing stress voltages as shown in Figure 9 (b).

The recovery processes at the off-state ( $V_{gsq}$  below -5V) during the stress period, are presented in Figure 10.The measurement conditions are identical to the previous test shown in Figure 7, but with different gate stress voltages. As can be seen from Figure 10, negative Vth shifts gradually saturate when the measuring times increase from 0.5ms to 100ms at  $V_{gsq}$  = -7V. It can be explained as follows: During the negative stress period, electrons are captured by the traps in AlGaN or buffer layer. During the measurement, the gate voltages are less negative than V<sub>gsq</sub>. Therefore, the electrons are de-trapped from the trap-states in the AlGaN or bottom u-GaN buffer layer. With the increase in the measuring time, more electrons are detrapped from the AlGaN or buffer layer, causing an increase in electrons in the 2DEG channel and accompanying the negative V<sub>th</sub> shift. With the measuring time increasing further, all the trapped electrons saturate, and as do the V<sub>th</sub> shifts.

Similarly, pulsed  $I_d$ -V<sub>ds</sub> characteristics are measured under negative gate stress voltages ranging from 0V to -4V shown in Figure 11. V<sub>dsq</sub> is kept at 0V. The measurement conditions are shown in Figure 3(b). Like the positive gate stress tests, the negative stress gate voltages do not cause any variation in the on-state resistance in the linear region. Due to the current collapse, the I<sub>d</sub> shows a slight downward trend in the saturation region with the negatively increasing gate stress voltages. And these marginal variations also confirm the current collapse is negligible in PSJ HFETs.



Figure 11. Typical pulsed Id-Vds characteristics of PSJ HFETs were measured at Vgs=3V with different stress gate voltages (Vgsq), ranging from 0V to -4V.

## *E.* V<sub>th</sub> shifts under positive stress voltages as a function of temperature

Pulsed transfer characteristics are measured under different temperatures, ranging from 20°C to 150°C. The gate stress voltages are set at 3V, and the steady  $V_{ds}$  is 1V ( $V_{dsq}$  is 0V). The  $V_{th}$  shifts values are extracted from each measurement of three

identical devices under different temperatures at a current density of 10mA/mm, as shown in Figure 12.

Initially, it can be observed that the magnitude of  $|\Delta V_{th}|$ increases from 20°C to 100°C. However, with a further increase in temperature,  $|\Delta V_{th}|$  gradually saturates [11,12]. These  $V_{th}$ shifts mechanisms in PSJ GaN HFETs can be explained as follows: at the start, an increase in temperature from 20°C to 100°C results in more holes being generated because of the rise in the activation of Mg. Thus, more holes are trapped and accumulated in the AlGaN layer, causing the negative  $V_{th}$  shifts at 100°C. However, with the temperature increasing further, although the density of the holes increases, the recovery behaviour becomes more dominant, which compromises the further increase of  $V_{th}$  shift value.



Figure 12. the Vth shifts as a function of different temperatures in PSJ HFETs, the gate stress voltages is +3V, and the steady Vds is 1V (Vdsq is 0V). The Vth is extracted at 1mA/mm.

Additionally, another thermal mechanism about the 2DEG that can be responsible for this trend is mentioned in [11]: more 2DEG electrons are thermally activated from the channel states into the AlGaN layer with the temperature rise. This mechanism causes the positive V<sub>th</sub> shifts, compensating the negative V<sub>th</sub> shifts caused by hole trapping and accumulation processes. Therefore, the  $|\Delta V_{th}|$  saturates when temperature increases above 100°C.

#### IV. CONCLUSIONS

 $V_{th}$  shift mechanisms in normally-on GaN PSJ HFETs through pulsed I<sub>d</sub>-V<sub>ds</sub> and transfer characteristics measurements under the positive and negative gate stress voltages are reported for the first time. Under positive gate stress voltage conditions, more holes are injected into the AlGaN layer or u-GaN/AlGaN hetero-interface and then get trapped and accumulated by the hole trap states. Thus, the trapped or accumulated holes cannot escape immediately when the reversed negative gate voltages are applied during the measuring period, inducing more electrons in the 2DEG channel, and causing negative V<sub>th</sub> shifts. Despite the presence of the 2DHG extended beyond the gate, the injection of holes is restricted to the gate contact regions. When the negative gate stress voltages are applied, electrons are trapped by the electron trap states in the AlGaN layer or GaN

buffer layer, causing the positive  $V_{\rm th}$  shifts. The  $V_{\rm th}$  shifts are also presented during the recovery processes by varying the measuring times. With the increase in the measuring times, more trapped electrons and holes will be released, causing the  $V_{\rm th}$  shifts. Moreover, from the pulsed  $I_d$ - $V_{\rm ds}$  characteristics, positive and negative gate stress voltages cause a much lower magnitude of the differences on the saturation current than P-GaN gate HEMTs, indicating that current collapse is significantly reduced in PSJ HFETs.

Furthermore, the temperature effects on the V<sub>th</sub> shifts under the positive gate stress voltages are also discussed.  $|\Delta V_{th}|$ increases when the temperature rises from 20°C to 100°C. Thermally-activated holes and 2DEG electrons cause this phenomenon. As the temperature increases, more holes are trapped and accumulated in the AlGaN layer, causing the negative V<sub>th</sub> shifts. However, the strengthened recovery processes cause the positive V<sub>th</sub> shifts, which compensates for the negative V<sub>th</sub> shifts caused by the enhanced holes injection and accumulation processes, which induces the saturation of the  $|\Delta V_{th}|$ .

#### REFERENCES

- [1] E. A. Jones, F. F. Wang, and D. Costinett, "Review of Commercial GaN Power Devices and GaN-Based Converter Design Challenges," *IEEE J Emerg Sel Top Power Electron*, vol. 4, no. 3, pp. 707–719, 2016, doi: 10.1109/JESTPE.2016.2582685.
- [2] O. Ambacher *et al.*, "Two-dimensional electron gases induced by spontaneous and piezoelectric polarization charges in N- and Ga-face AlGaN/GaN heterostructures," *J Appl Phys*, vol. 85, no. 6, pp. 3222–3233, Mar. 1999, doi: 10.1063/1.369664.
- [3] M. Asif Khan, A. Bhattarai, J. N. Kuznia, and D. T. Olson, "High electron mobility transistor based on a GaN-AlxGa1-xN heterojunction," *Appl Phys Lett*, vol. 63, no. 9, pp. 1214–1215, Aug. 1993, doi: 10.1063/1.109775.
- [4] A. Nakajima, K. Adachi, M. Shimizu, and H. Okumura, *Improvement of Unipolar Power Device Performance Using a Polarization Junction*, vol. 89, 2006. doi: 10.1063/1.2372758.
- [5] A. Nakajima, Y. Sumida, M. Dhyani, H. Kawai, and S. Ekkanath Madathil, *High Density Two-Dimensional Hole Gas Induced by Negative Polarization at GaN/AlGaN Heterointerface*, vol. 3. 2010. doi: 10.1143/APEX.3.121004.
- [6] H. Kawai et al., "Low cost high voltage GaN polarization superjunction field effect transistors," *physica status solidi (a)*, vol. 214, no. 8, p. 1600834, Aug. 2017, doi: 10.1002/pssa.201600834.
- [7] A. Nakajima, M. H. Dhyani, E. M. S. Narayanan, Y. Sumida, and H. Kawai, "GaN based Super HFETs over 700V using the polarization junction concept," in 2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs, 2011, pp. 280–283. doi: 10.1109/ISPSD.2011.5890845.
- [8] A. Nakajima *et al.*, "GaN-based bidirectional super HFETs using polarization junction concept on insulator substrate," 2012. doi: 10.1109/ISPSD.2012.6229074.
- [9] M. Meneghini, O. Hilt, J. Wuerfl, and G. Meneghesso, "Technology and Reliability of Normally-Off GaN HEMTs with p-Type Gate," *Energies*, vol. 10, no. 2. 2017. doi: 10.3390/en10020153.
- [10] X. Tang, B. Li, H. A. Moghadam, P. Tanner, J. Han, and S. Dimitrijev, "Mechanism of Threshold Voltage Shift in p-GaN Gate AlGaN/GaN Transistors," *IEEE Electron Device Letters*, vol. 39, no. 8, pp. 1145–1148, 2018, doi: 10.1109/LED.2018.2847669.
- [11] A. Stockman, E. Canato, M. Meneghini, G. Meneghesso, P. Moens, and B. Bakeroot, "Threshold Voltage Instability Mechanisms in p-GaN Gate AlGaN/GaN HEMTs," in 2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD), 2019, pp. 287–290. doi: 10.1109/ISPSD.2019.8757667.
- [12] L. Sayadi, G. Iannaccone, S. Sicre, O. Häberlen, and G. Curatola, "Threshold Voltage Instability in p-GaN Gate AlGaN/GaN HFETs," *IEEE Trans Electron Devices*, vol. 65, no. 6, pp. 2454–2460, 2018, doi: 10.1109/TED.2018.2828702.

- [13] D. Bisi et al., "Deep-Level Characterization in GaN HEMTs-Part I: Advantages and Limitations of Drain Current Transient Measurements," *IEEE Trans Electron Devices*, vol. 60, no. 10, pp. 3166–3175, 2013, doi: 10.1109/TED.2013.2279021.
- [14] M. Kuzuhara, J. T. Asubar, and H. Tokuda, "AlGaN/GaN high-electronmobility transistor technology for high-voltage and low-on-resistance operation," *Jpn J Appl Phys*, vol. 55, no. 7, p. 70101, 2016, doi: 10.7567/jjap.55.070101.
- [15] A. M. Angelotti, G. P. Gibiino, C. Florian, and A. Santarelli, "Trapping Dynamics in GaN HEMTs for Millimeter-Wave Applications: Measurement-Based Characterization and Technology Comparison," *Electronics*, vol. 10, no. 2. 2021. doi: 10.3390/electronics10020137.
- [16] G. Meneghesso *et al.*, "Trapping phenomena in AlGaN/GaN HEMTs: a study based on pulsed and transient measurements," *Semicond Sci Technol*, vol. 28, no. 7, p. 74021, 2013, doi: 10.1088/0268-1242/28/7/074021.
- [17] H. Yan, Y. Du, P. Luo, X. Tan, and E. M. S. Narayanan, "Analytical Modeling of Sheet Carrier Density and on-Resistance in Polarization Super-Junction HFETs," *IEEE Trans Electron Devices*, vol. 68, no. 11, pp. 5714–5719, 2021, doi: 10.1109/TED.2021.3115091.
- [18] A. Nakajima *et al.*, "Generation and transportation mechanisms for twodimensional hole gases in GaN/AlGaN/GaN double heterostructures," J Appl Phys, 2014, doi: 10.1063/1.4872242.