A Methodology for Efficient Tile Size Selection for Affine Loop Kernels

Kelefouras, V, Djemame, K, Keramidas, G et al. (1 more author) (2022) A Methodology for Efficient Tile Size Selection for Affine Loop Kernels. International Journal of Parallel Programming, 50 (3-4). pp. 405-432. ISSN 0091-7036

Abstract

Metadata

Authors/Creators:
  • Kelefouras, V
  • Djemame, K
  • Keramidas, G
  • Voros, N
Copyright, Publisher and Additional Information: © The Author(s), under exclusive licence to Springer Science+Business Media, LLC, part of Springer Nature 2022. This is an author produced version of an article published in International Journal of Parallel Programming. Uploaded in accordance with the publisher's self-archiving policy.
Keywords: Loop tiling; Data cache; Cache misses; Analytical model; Data reuse; Energy consumption
Dates:
  • Accepted: 30 April 2022
  • Published (online): 23 May 2022
  • Published: August 2022
Institution: The University of Leeds
Academic Units: The University of Leeds > Faculty of Engineering & Physical Sciences (Leeds) > School of Computing (Leeds)
Funding Information:
FunderGrant number
EU - European Union687584
Depositing User: Symplectic Publications
Date Deposited: 20 Jul 2022 11:07
Last Modified: 23 May 2023 00:13
Status: Published
Publisher: Springer
Identification Number: https://doi.org/10.1007/s10766-022-00734-5
Related URLs:

Export

Statistics