

This is a repository copy of A *p*-channel GaN heterostructure tunnel FET with high ON/OFF current ratio.

White Rose Research Online URL for this paper: https://eprints.whiterose.ac.uk/146570/

Version: Accepted Version

## Article:

Kumar, A. orcid.org/0000-0002-8288-6401 and De Souza, M.M. orcid.org/0000-0002-7804-7154 (2019) A p-channel GaN heterostructure tunnel FET with high ON/OFF current ratio. IEEE Transactions on Electron Devices, 66 (7). pp. 2916-2922. ISSN 0018-9383

https://doi.org/10.1109/ted.2019.2915768

© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other users, including reprinting/ republishing this material for advertising or promotional purposes, creating new collective works for resale or redistribution to servers or lists, or reuse of any copyrighted components of this work in other works. Reproduced in accordance with the publisher's self-archiving policy.

### Reuse

Items deposited in White Rose Research Online are protected by copyright, with all rights reserved unless indicated otherwise. They may be downloaded and/or printed for private study, or other acts as permitted by national copyright laws. The publisher or other rights holders may allow further reproduction and re-use of the full text version. This is indicated by the licence information on the White Rose Research Online record for the item.

## Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



# A p-channel GaN Heterostructure Tunnel FET with High ON/OFF Current Ratio

Ashwani Kumar and Maria Merlyne De Souza

*Abstract*—A novel mechanism to achieve a non-ambipolar Tunnel FET (TFET) is proposed in this work. The method relies on polarization charge induced in semiconductors, such as group III nitrides, to enhance the electric field across the junction and facilitate unidirectional tunneling based on the polarity of applied gate bias. This also enables enhanced control over the tunneling distance, reducing it significantly in comparison to a conventional tunnel FET. The proposed p-channel device implemented in a novel vertical GaN nanowire geometry facilitates a reduction of footprint while still maintaining a comparable performance to that of conventional E-mode p-channel devices in GaN. This opens up possibilities for E-mode p-channel GaN devices.

*Index Terms*—Band-to-band tunneling, tunnel field effect transistor, subthreshold swing (SS), wide band gap materials, III-nitrides, tunneling resistance, Heterojunction TFETs.

### I. INTRODUCTION

Increasing attention is being divested currently in low resistance tunnel junctions in III-nitrides in order to improve the efficiency of visible and ultraviolet light-emitting diodes (LEDs) [1]–[3] by elimination of p-type contacts in GaN [4]– [6]. Forming a tunnel junction in GaN with a low tunnel resistance is challenging, in part due to the large band gap that increases the tunneling barrier height and electric field required to produce sharp band bending. An increased diffusion of Mg ions at high temperature [7] and a large activation energy of 174 meV [8] also make it difficult to achieve degenerately doped p-type GaN, necessary to form a tunnel junction with abrupt band bending. Therefore, a thin layer of either AlN [9], [10], InGaN [11]–[13] or InN [14] is sandwiched between pand n- type GaN regions to introduce additional polarization charge at each of its interfaces to raise the electric field between the p- and n- type regions, thereby facilitating tunneling. This type of tunnel junction which is aided by polarization charge is referred to as polarization-induced tunneling junction (PITJ) [10].

A PITJ with a thin InN in a novel n-channel tunnel FET (TFET) in GaN was predicted with an on-current of 60 mA/mm in a simulated fin geometry and a SS of  $\sim 20 \text{ mV/dec}$  with an ON/OFF current ratio  $\sim 5$  orders of magnitude in a sidewall-gated cylindrical geometry, respectively [14]. In another TCAD based simulation study, an inline-gated rectangular TFET with InN based PITJ demonstrated an on-current of 73 mA/mm with a SS of

The authors are with the Department of Electronic & Electrical Engineering, The University of Sheffield, George Porter Building, Broad Lane, Sheffield S3 7HQ, UK (email: <u>m.desouza@sheffield.ac.uk</u>). The work was partially funded by ENIAC-JU project E2SG under grant contract number 296131.

15 mV/dec, and an ON/OFF ratio of 5 orders of magnitude [15], while the maximum bias was kept at 0.5 V.

Recent progress in p-type doping in excess of  $10^{20} cm^{-3}$  facilitated by low temperature MBE growth has led to demonstration of a direct tunnel junction between degenerately doped p- and n-type GaN [6], [16]. This device achieved a differential resistivity of  $1 \times 10^{-5} \Omega cm^2$  [16], an order of magnitude lower than the lowest reported resistivity in a PITJ using In<sub>0.25</sub>Ga<sub>0.75</sub>N [13]. Based on this study the realisation of GaN based TFETs without PITJs, can also be envisioned. In this work however, we have analysed TFETs with embedded PITJ for facilitating transport, rather than as low resistance contacts.

Conventional TFETs suffer from poor on-current, because the tunneling mechanism introduces an additional resistance in the source-drain path relative to a MOSFET. To date, no one has yet demonstrated a TFET of comparable current level to a MOSFET with subthreshold slope (SS) below 60 mV/dec[17]. The best reported electrical characteristics were achieved in a vertical nanowire InAs/GaAsSb/GaSb TFET, which showed an on-current of 0.31 mA/mm at 60 mV/dec of SS [18]. At a minimum SS of 48 mV/dec the maximum current degraded to 67  $nA/\mu m$  in this device. Moreover, conventional TFETs suffer from ambipolarity which results in high offcurrent [19] and limits their applicability in complementary circuits [20]. To address ambipolarity, short-gated TFET [21], asymmetric doping, and band gap engineering [22], have been proposed.

In this work, a p-channel heterostructure tunnel FET (HTFET), utilising a thin layer of AlN as a PITJ, is introduced. Despite the larger band gap of AlN, which results in higher tunneling resistance in comparison to InGaN or InN, a thin layer of AlN is adopted [5]. Since the polarity of polarisation charge arising from InN or InGaN is opposite to that of AlN, employing either InN or InGaN in forming a PITJ can be accommodated by simply inverting the device geometry. However, a significant lattice mismatch between GaN and InN > 10% [23] results in strain that can introduce challenges to the growth of InN or InGaN on GaN. In comparison, a lattice mismatch < 2.5 % between GaN and AlN [23] implies that up to 5 *nm* of fully strained AlN can be grown on GaN without the introduction of microcracks [24].

This article is organised as follows: In section II, the model of the tunneling current and its calibration with reported experimental results from the literature are presented [10]. Sections III and IV are dedicated to explaining the nonambipolar operation of the p-channel HTFET. Section V presents a unique behaviour of the tunneling region and tunnel distance in this device in contrast to that in the conventional TFETs. Finally, in section VI, key results of our analysis are summarised.

### II. MODEL AND CALIBRATION

All results are obtained using Silvaco TCAD [25], where the inbuilt non-local band-to-band tunneling (BBT) model along with III-nitride specific field-dependent mobility model [26], [27], Shockley-Read-Hall, and Augur recombination are selected for the tunneling current and device electrical characteristics. Unlike the local tunneling models, where the tunneling rate at each point is calculated from the localised value of electric field, a non-local BBT model that includes a local variation of energy bands is employed in the interests of accuracy [27], while quantum confinement effects are neglected. W. Li *et al.* [15] have previously reported that a negligence of such quantum effects in TCAD models leads to an underestimation of the drain current compared to nonequilibrium Green's function (NEGF) simulations of their HTFET utilising an InN based PITJ.

| TAB | BLE | I |
|-----|-----|---|
|     | * * |   |

| Summary of Parameters Used i | in the Simulations |
|------------------------------|--------------------|
|------------------------------|--------------------|

| Parameter                                                                       | Description                                                                | Value                                  |  |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|--|
| $m_e^{GaN}$                                                                     | Electron tunnel mass in<br>GaN                                             | 0.20ª                                  |  |
| $m_h^{GaN}$                                                                     | Hole tunnel mass in GaN                                                    | 1.00 <sup>a</sup>                      |  |
| $m_e^{AlN}$                                                                     | Electron tunnel mass in AlN                                                | 0.31ª                                  |  |
| $m_h^{AlN}$                                                                     | Hole tunnel mass in AlN                                                    | 0.69ª                                  |  |
| $\varepsilon_{Al_2O_3}$                                                         | Permittivity of Al <sub>2</sub> O <sub>3</sub><br>gate dielectric          | 9.3 [27]                               |  |
| $\sigma_P$                                                                      | Polarisation charge<br>density at AlN/GaN<br>interface                     | $6.67 \times 10^{13} \ cm^{-2} \ [28]$ |  |
| $\mu_h$                                                                         | Maximum hole mobility in<br>GaN                                            | 16 cm²/Vs [29]                         |  |
| $E_G^{GaN}$                                                                     | Band gap of GaN                                                            | 3.42 eV [30]                           |  |
| $E_G^{AlN}$                                                                     | Band gap of AlN                                                            | 6.28 eV [30]                           |  |
| $E_{AD}(Si)$                                                                    | Activation energy for<br>donor dopant                                      | 30 meV [31]                            |  |
| $E_{AA}$ (Mg)                                                                   | Activation energy for<br>acceptor Mg dopant                                | 174 meV [29]                           |  |
| N <sub>D</sub>                                                                  | Density of donor (Si)<br>doping                                            | $3 \times 10^{19} cm^{-3}$             |  |
| N <sub>A</sub>                                                                  | Density of acceptor (Mg)<br>doping                                         | $3 \times 10^{19} cm^{-3}$             |  |
| E <sub>TAT</sub>                                                                | Energy level of traps<br>with respect to valence<br>band in TAT simulation | 0.4 <i>eV</i> <sup>b</sup>             |  |
| <sup>a</sup> Calibrated from the values reported in [32]                        |                                                                            |                                        |  |
| <sup>b</sup> Consistent with Mg <sup>+</sup> and other cation traps in GaN [33] |                                                                            |                                        |  |

In all simulations, the maximum hole mobility is limited to  $16 \ cm^2/Vs$  [29], while an activation energy of 174 *meV* is used for acceptor dopants, consistent with the reported activation energy of Mg in GaN. Unless stated otherwise, the doping density in all n- and p- type regions is kept at  $3 \times 10^{19} \ cm^{-3}$ . A list of all the important material parameters employed in the simulations are provided in Table I.



Fig. 1. Simulated energy band diagram of (a) a vertical p-n junction in GaN (inset) and (b) p-n junction with AlN barrier (inset), where the doping density in each n- or p- type region is  $3 \times 10^{19} cm^{-3}$ . The polarization charge at the AlN/GaN interface helps reduce the depletion width to facilitate tunneling.

In conventional tunneling devices, such as Zener diodes in Si, degenerately doped regions located adjacently, achieve high band bending that facilitates carrier tunneling through the energy band gap. Fig. 1 (a) and the inset therein show the simulated energy band diagrams for a degenerately doped  $(N_A = N_D = 3 \times 10^{19} \text{ cm}^{-3})$  p-n junction in GaN. The depletion width at the junction in this case is more than 10 nm, which greatly suppresses band to band tunneling of carriers on either side. To overcome this, a thin layer of AlN is sandwiched between p- and n- type regions (inset Fig. 1 (b)), which introduces polarization charge at each of its interfaces with GaN. This results in a high electric field across AlN  $(\sim 12 MV/cm [10])$ , thereby providing a sharp band bending to enable band-to-band tunneling, as observed in Fig. 1 (b). This mechanism has been utilized to implement tunnel diodes and light emitting diodes [9]–[11].



Fig. 2. (a) Schematic of a  $56 \times 56 \mu m^2$  GaN Zener diode with a 2.8 nm AlN barrier layer sandwiched between p-GaN and n-GaN, (b) Comparison of our simulation model with the reported experiment data reported from [10] (Adapted from Fig. 3 (a) with permission from [10] Copyright (2009) by the American Physical Society). The inset shows the simulation results of on-current for different AlN thicknesses.

The tunneling rate via the non-local BBT model is benchmarked by adjusting the effective electron tunnel mass  $m_e$  and hole tunnel mass  $m_h$ , using reported I-V data for a  $56 \times 56 \,\mu m^2$  GaN tunnel diode, a two-terminal device, with a 2.8 nm AlN barrier and Ni/Au and Ti/Au ohmic contacts for p- and n- GaN, shown in Fig. 2 (a) from [10]. This device showed a total specific resistivity (including the tunnel resistance) of ~0.14  $\Omega$  cm<sup>2</sup>. Effective masses  $m_e = 0.2$  and  $m_h = 1.0$  for GaN and  $m_e = 0.31$  and  $m_h = 0.69$  for AlN [23], [32], produce simulated I-V results that closely follow experimental characteristics, as shown in Fig. 2 (b), plotted for different contact resistivity values of the p-GaN contact. A good match between the model and experimental results is achieved with a contact resistivity anywhere between  $10^{-2}$  –  $10^{-1}\Omega \ cm^2$ , which agrees with contact resistivities in the range of  $10^{-4} - 10^{-1}\Omega \ cm^2$  for Ni/Au [34], [35]. Since better contacts to p-GaN, with  $\rho_c$  as low as  $10^{-6}\Omega \cdot cm^2$  have been realised with a proper choice of metal stack [36], we optimistically employ  $10^{-6} \Omega cm^2$  as the contact resistivity in all the simulations of a three-terminal p-channel HTFET. With this value of contact resistivity, the behaviour of the on-current (current at 5 V of applied bias) at different thicknesses of AlN is plotted in the inset in Fig. 2 (b). As seen, the device current remains close to zero for AlN thickness less than 1.5 nm or greater than 4.5 nm. This is because a thin AlN layer fails to provide sufficient band bending required for the BBT, while a thicker AlN increases the length of the tunnel barrier, resulting in exponential degradation of the tunnelling current. The oncurrent of the device peaks around 2 nm of AlN thickness, resulting in a minimum total specific resistivity of  $3.5 \times$  $10^{-3}\Omega \ cm^2$ .

## III. NON-AMBIPOLAR OPERATION OF P-CHANNEL GAN HTFET

Fig. 3 (a) shows a schematic diagram of the p-channel GaN HTFET with its vertical direction along [0001]. From the bottom to the top, the structure consists of a 56 nm n-GaN source, 2 nm AlN tunneling barrier, 15 nm undoped GaN (u-

GaN) channel and 27 nm p-GaN. The energy of carriers in the u-GaN channel is modulated by a 2 nm Al<sub>2</sub>O<sub>3</sub> separated gate, either in rectangular geometry with double gate or cylindrical geometry with a gate-all-around architecture. Unless stated otherwise, the width of the device in either rectangular or cylindrical geometry is kept at 10 nm, in-line with the minimum reported GaN nanowire widths of 14 nm or 10 nm reported via experiment in [37], [38]. As shown in the corresponding band diagram in Fig. 3 (b), the u-GaN acts as channel and maintains the valence band sufficiently lower than both the hole quasi fermi level ( $h^+$  QFL) as well as the conduction band in the n-GaN, thus preventing the tunneling of carriers when the gate bias is zero.



Fig. 3. (a) Schematic diagram of a p-channel GaN heterojunction tunnel FET (HTFET), and its simulated band diagrams along  $[000\overline{1}]$  (b) at zero gate bias (OFF state), (c) negative gate bias (ON state) and (d) positive gate bias (OFF state), and (e) transfer characteristics showing non-ambipolar behaviour, similar to a p-channel MOSFET.

A negative gate bias, raises the energy of the bands in the channel, moving the valence band closer to the hole quasi fermi level ( $h^+$  QFL), as shown in Fig. 3 (c), which leads to an increase in hole concentration. At sufficiently large negative gate bias, the valence band in the channel aligns with the conduction band of n-GaN, hence enabling tunneling across the AlN barrier, as indicated by the arrow in Fig. 3 (c) and turning the device on. On the other hand, a positive gate bias reduces the energy levels of the conduction and valence bands in the u-

GaN channel, as shown in Fig. 3 (d). However, since no AlN layer is present at the interface between p-GaN and u-GaN, the band bending between p-GaN and u-GaN occurs over a large distance, which greatly suppresses the tunneling current to maintain the device in the off-state.

The drain to source current  $I_{DS}$  with respect to  $V_{GS}$  for a rectangular or fin geometry is plotted in Fig. 3 (e) for a device or channel width of 10 nm. In contrast to the n-channel GaN HTFET reported in [14] where the channel is also doped, utilisation of u-GaN as a channel layer reduces the leakage by 10 orders of magnitude. However, the bias requirement of this device also increases to raise the energy of the valence band for alignment with the conduction band across the AlN layer. A lightly doped channel could also be employed to reduce the operating bias of this device. As can be observed, the drain current remains orders of magnitude lower at positive gate bias than at negative gate bias, thus confirming non-ambipolar behaviour, as indicated by the band diagrams (Fig. 3 (d)). Owing to the wide band gap nature of GaN, the off-current of the device remains much lower at  $|10^{-14}| mA/mm$  even for a small channel length of 15 nm. A large band gap of AlN however, also introduces a large tunneling barrier height, which makes it difficult for the charge carriers to tunnel across the AlN. Hence the maximum drain current or on-current remains limited to 0.5 mA/mm in a fin geometry.

### IV. OPTIMISED CYLINDRICAL P-CHANNEL GAN HTFET

The most common technique to improve the on-current in TFETs is to introduce a highly doped pocket of opposite polarity in the vicinity of the source edge of the channel to enhance the electric field across the tunneling junction [39], [40]. Moreover, a better electrostatic gate control is expected in cylindrical or nanowire geometry. Hence, in this section, we analyse the electrical characteristics of an optimised cylindrical GaN HTFET, which utilises a thin (~2 nm) and highly doped ( $N_A = 3 \times 10^{19} cm^{-3}$ ) pocket at the interface between channel and an AlN barrier of 1.7 nm thickness of GaN HTFET, as shown in Fig. 4, while the rest of the dimensions are kept the same as that for the device in Fig. 3 (a).

The electrical characteristics of the p-channel GaN HTFET are presented in Figs. 4 (a) and 4 (b), respectively. The current is normalised to the diameter of the cylindrical geometry. Owing to the thin p-GaN pocket, the maximum drain oncurrent  $|I_{ON}|$  in Fig. 4 (a) is more than double in comparison to a rectangular device without the pocket (Fig. 3 (e)). An improved gate control in the cylindrical geometry also leads to a much steeper subthreshold slope (SS) of 32 mV/dec, in the absence of defect or trap states. In the absence of the thin AlN layer at the top edge of the gate, a positive gate bias alone is insufficient to produce a large band bending at this interface, hence the device continues to remain non-ambipolar. In Fig. 4 (b), it can be noted that a higher  $|V_{DS}|$  is required to turn-on the device as  $|V_{GS}|$  is increased. This is because a high  $|V_{GS}|$  not only raises the energy of the valence band in the channel but also increases the energy of the conduction band in n-GaN

across the AlN barrier layer (Fig. 3 (c)), thus requiring a higher  $|V_{DS}|$  to align the bands to turn the device on.



Fig. 4. Optimised (a)  $I_{DS} - V_{GS}$  and (b)  $I_{DS} - V_{DS}$  characteristics for the cylindrical p-channel GaN HTFET with a 2 nm pocket and 1.7 nm AlN barrier layer. (c) Impact of traps and trap-assisted tunneling (TAT) on transfer characteristics.

The impact of traps with densities  $2 \times 10^{18} cm^{-3}$  and  $2 \times 10^{19} cm^{-3}$  in AlN and resulting trap-assisted tunneling (TAT) is analysed in Fig. 4 (c). Owing to the higher recombination, the maximum drain current of the device degrades. Due to the increased leakage caused by TAT, the SS of the device no longer remains below 60 mV/dec. Even though the device turns on at a relatively smaller  $|V_{GS}|$ , it

maintains a large ON/OFF current ratio ( $\sim 10^{14}$ ), which is due to the large barrier introduced by u-GaN (Fig. 3 (b)). This is to be expected, since the high density of traps is anticipated in the vicinity of PITJ and GaN channel is kept undoped.



Fig. 5. Variations of  $I_{ON}$ , SS and  $log(I_{ON}/I_{OFF})$  with respect to device width.

A further increase in  $|I_{ON}|$  can be achieved by increasing the device width, W, as shown in Fig. 5. However, this increase comes at the cost of increase in SS and leakage current, which arises from an inability of the gate to maintain the same potential across a wider channel. For a channel width greater than 22 nm, the device begins to conduct even at zero gate bias, resulting in a reduction in  $I_{ON}/I_{OFF}$  and an increase in SS above 60 mV/dec.

Unlike MOSFETs, the presence of a tunneling mechanism in TFETs introduces an additional resistance  $R_{tunnel}$  due to tunneling, which appears in series with the channel resistance  $R_{channel}$ . The ON-state resistance of the device  $R_{ON}$ , can be calculated by dividing the maximum applied  $V_{DS}$  (= -6V) with the corresponding  $I_{DS}$  at  $V_{GS} = -6V$ , i.e.  $|6/I_{ON}|$ . Fig. 6 (a) shows how the different regions in a p-channel HTFET contribute to  $R_{ON}$ . To determine the value of the tunnel resistance of an optimised cylindrical device (Fig. 4 (a)),  $R_{ON}$ is plotted as a function of gate to drain length  $L_{GD}$  and channel length  $L_G$ , in Figs. 6 (b) and 6 (c), respectively.

The contribution of the drain resistance  $R_{drain}$  to  $R_{ON}$  from the slope of  $R_{ON}$  vs.  $L_{GD}$  in Fig. 6 (b), yields an extracted  $R_{drain}$ for an  $L_{GD}$  of 27 nm, of 71.4  $\Omega$  mm. Similarly the channel resistance  $R_{channel}$  obtained from the slope of  $R_{ON}$  vs.  $L_G$  is ~913  $\Omega$  mm at  $L_G = 15$  nm. Owing to a high electron mobility (~800  $cm^2/V \cdot s$ ) in comparison to the hole mobility  $(\sim 16 \ cm^2/V \ s)$  in GaN, the contribution of the source resistance, R<sub>source</sub>, is negligible in the present case. Therefore,  $R_{tunnel}$  is simply obtained as  $R_{ON} - R_{drain} - R_{channel}$ , which for an AlN barrier of 1.7 nm results in  $\sim 3.93 k\Omega mm$ , corresponding to a specific resistivity of  $\sim 3.09 \times 10^{-4} \Omega \ cm^2$ , for this cylindrical device, which is comparable to the best value for the tunnel resistivity of  $1.2 \times 10^{-4} \Omega \text{ cm}^2$  in a polarization induced tunnel diodes reported for GaN/InGaN/GaN hetero-tunnel junction [13]. This value of  $R_{tunnel}$  is an order of magnitude smaller than the minimum specific resistivity of  $3.5 \times 10^{-4} \Omega \ cm^2$ , obtained from a twoterminal PITJ based device in the inset of Fig. 2 (b). This reduction in specific resistivity is caused by primarily two factors: 1) enhancement in the electric field at the tunneling junction due to the lateral electrostatic control provided by gate and 2) A reduction in the optimum thickness of AlN, 1.7 nm compared to 2 nm, in this geometry, which leads to an exponential increase in tunneling current.



Fig. 6. (a) Contribution of different regions to the total on-resistance (RON) of the device. Variation of on-resistance with respect to (b) channel length and (c) gate to drain length, where the gate to source length and the device width are kept fixed at 56 nm and 10 nm, respectively.

#### V. ANALYSIS OF TUNNEL DISTANCE

To contrast the operation of the PITJ HTFET, from a conventional TFET employing group IV semiconductor such as Si, in Figs. 7 (a) and (b), the band diagrams during the OFF and ON states are compared with a conventional double gated p-i-n TFET in Si. The figures indicate the tunnel distance, defined as the minimum horizontal distance between the valence and conductance bands. In Fig. 7 (a), with an increase of gate bias in a silicon TFET, the tunnel distance reduces from 6.1 nm to 3.5 nm as the device switches from OFF to ON. However as the tunnel distance gets smaller, the tunneling region also moves away from the gated channel region therefore resulting in a weaker gate control.

In the case of an HTFET in Fig. 7 (b), since tunnelling occurs only across the AlN barrier layer, the location of the tunneling region does not depend upon the value of gate bias. Therefore, a better control over the tunneling region is achieved resulting in a smaller tunnel distance than is possible in a conventional TFET.



Fig. 7. Comparison of the band diagram in ON and OFF states of (a) a conventional TFET on Si and (b) a heterojunction TFET on GaN.

To further highlight the distinction in operation, the, transfer characteristics and tunneling distances of the two devices are compared in Fig. 8. Due to a large bandgap even though the maximum on-current is smaller, a wider band gap in GaN as well as a better control of the tunneling distance, limited only by the thickness of the tunnel barrier, lead to a higher ON/OFF current ratio and a steeper SS.

### VI. CONCLUSION

In summary, an analysis of a p-channel heterostructure TFET in GaN reveals that owing to a polarization induced tunnel junction, transfer characteristics do not suffer from ambipolarity. Unlike contemporary p-channel MOSHFETs in GaN, the transfer characteristics show normally-off operation with a threshold voltage greater than |-4|V, along with a subthreshold swing of  $36 \, mV/dec$ . Despite a low hole mobility and a tunneling mechanism, which raises the resistance of the source and drain path, the device is predicted to achieve a higher ON/OFF current ratio of  $\sim 10^{14}$  at a much smaller footprint of  $< 20 \, nm \times 20 \, nm$  as opposed to



Fig. 8. Variation of the drain current and tunnel distance with respect to gate bias for a conventional TFET in Si and a heterojunction TFET in GaN.

conventional p-channel MOSHFETs [41], while still maintaining a comparable drain-current of  $\sim 1.2 mA/mm$ . An array of such devices could perhaps serve as a viable candidate to realise a p-channel device on GaN. In addition, since the region of tunneling is pinched to the location of the PITJ, a better electrostatic control over the tunneling region via the gate and reduction in the tunnel distance by a factor of 2 are shown in the present device compared to the conventional TFETs. Although the present mechanism is only explained utilising AlN to realise the polarization induced tunnel junction, further improvements in the on-current and reduction in the supply voltage are expected for the PITJ based on smaller band gap materials such as InGaN or InN instead of AlN.

### References

- F. Akyol, S. Krishnamoorthy, and S. Rajan, "Tunneling-based carrier regeneration in cascaded GaN light emitting diodes to overcome efficiency droop," *Appl. Phys. Lett.*, vol. 103, no. 8, pp. 1–5, 2013. DOI: 10.1063/1.4819737.
- [2] F. Akyol, S. Krishnamoorthy, Y. Zhang, and S. Rajan, "GaN-based three-junction cascaded light-emitting diode with low-resistance InGaN tunnel junctions," *Appl. Phys. Express*, vol. 8, no. 8, 2015. DOI: 10.7567/APEX.8.082103.
- Y. Zhang, S. Krishnamoorthy, J. M. Johnson, F. Akyol, A. Allerman, M. W. Moseley, A. Armstrong, J. Hwang, and S. Rajan, "Interband tunneling for hole injection in III-nitride ultraviolet emitters," *Appl. Phys. Lett.*, vol. 106, no. 14, pp. 2–7, 2015. DOI: 10.1063/1.4917529.
- M. F. Schubert, "Polarization-charge tunnel junctions for ultraviolet light-emitters without p -type contact," *Appl. Phys. Lett.*, vol. 96, no. 3, pp. 1–4, 2010. DOI: 10.1063/1.3280866.
- [5] S. Krishnamoorthy, T. F. Kent, J. Yang, P. S. Park, R. C. Myers, and S. Rajan, "GdN nanoisland-based GaN tunnel junctions," *Nano Lett.*, vol. 13, no. 6, pp. 2570– 2575, 2013. DOI: 10.1021/NL4006723.
- [6] M. Malinverni, D. Martin, and N. Grandjean, "InGaN based micro light emitting diodes featuring a buried GaN tunnel junction," *Appl. Phys. Lett.*, vol. 107, no. 5, 2015. DOI: 10.1063/1.4928037.
- [7] I. P. Smorchkova, E. Haus, B. Heying, P. Kozodoy, P. Fini, J. P. Ibbetson, S. Keller, S. P. DenBaars, J. S. Speck, and U. K. Mishra, "Mg doping of GaN layers grown by plasma-assisted molecular-beam epitaxy," *Appl. Phys. Lett.*, vol. 76, no. 6, pp. 718–720, Feb. 2000. DOI: 10.1063/1.125872.
- [8] P. Kozodoy, H. Xing, S. P. DenBaars, U. K. Mishra, A. Saxler, R. Perrin, S. Elhamri, and W. Mitchel, "Heavy doping effects in Mg-doped GaN," *J. Appl. Phys.*, vol. 87, no. 4, pp. 1832–1835, 2000. DOI: 10.1063/1.372098.

- [9] M. Grundmann and U. Mishra, "Multi-color light emitting diode using polarization-induced tunnel junctions," *Phys. Status Solidi*, vol. 4, no. 7, pp. 2830– 2833, 2007. DOI: 10.1002/PSSC.200674878.
- [10] J. Simon, Z. Zhang, K. Goodman, H. Xing, T. Kosel, P. Fay, and D. Jena, "Polarization-Induced Zener Tunnel Junctions in Wide-Band-Gap Heterostructures," *Phys. Rev. Lett.*, vol. 103, no. 2, p. 026801, 2009. DOI: 10.1103/PHYSREVLETT.103.026801.
- [11] S. Krishnamoorthy, D. N. Nath, F. Akyol, P. S. Park, M. Esposto, and S. Rajan, "Polarization-engineered GaN/InGaN/GaN tunnel diodes," *Appl. Phys. Lett.*, vol. 97, no. 20, 2010. DOI: 10.1063/1.3517481.
- M. Kaga, T. Morita, Y. Kuwano, K. Yamashita, K. Yagi, M. Iwaya, T. Takeuchi, S. Kamiyama, and I. Akasaki, "GaInN-Based Tunnel Junctions in n-p-n Light Emitting Diodes," *Jpn. J. Appl. Phys.*, vol. 52, no. 8S, p. 08JH06, 2013. DOI: 10.7567/JJAP.52.08JH06.
- [13] S. Krishnamoorthy, F. Akyol, P. S. Park, and S. Rajan, "Low Resistance GaN / InGaN / GaN Tunnel Junctions," *Appl. Phys. Lett.*, vol. 102, 2013.
- [14] A. Seabaugh, S. Fathipour, W. Li, H. Lu, J. H. Park, A. C. Kummel, D. Jena, S. K. Fullerton-Shirey, and P. Fay, "Steep subthreshold swing tunnel FETs: GaN/InN/GaN and transition metal dichalcogenide channels," in 2015 IEEE International Electron Devices Meeting (IEDM), Dec. 2015, p. 35.6.1-35.6.4. DOI: 10.1109/IEDM.2015.7409835.
- [15] W. Li, S. Sharmin, H. Ilatikhameneh, R. Rahman, Y. Lu, J. Wang, X. Yan, A. Seabaugh, G. Klimeck, D. Jena, and P. Fay, "Polarization-Engineered III-Nitride Heterojunction Tunnel Field-Effect Transistors," *IEEE J. Explor. Solid-State Comput. Devices Circuits*, vol. 1, no. March, pp. 28–34, Dec. 2015. DOI: 10.1109/JXCDC.2015.2426433.
- [16] F. Akyol, S. Krishnamoorthy, Y. Zhang, J. Johnson, J. Hwang, and S. Rajan, "Low-resistance GaN tunnel homojunctions with 150 kA/cm 2 current and repeatable negative differential resistance," *Appl. Phys. Lett.*, vol. 108, no. 13, p. 131103, Mar. 2016. DOI: 10.1063/1.4944998.
- [17] H. Lu and A. Seabaugh, "Tunnel Field-Effect Transistors: State-of-the-Art," *IEEE J. Electron Devices Soc.*, vol. 2, no. 4, pp. 44–49, Jul. 2014. DOI: 10.1109/JEDS.2014.2326622.
- [18] E. Memisevic, J. Svensson, M. Hellenbrand, E. Lind, and L.-E. Wernersson, "Vertical InAs/GaAsSb/GaSb tunneling field-effect transistor on Si with S = 48 mV/decade and Ion = 10  $\mu$ A/ $\mu$ m for Ioff = 1 nA/ $\mu$ m at Vds = 0.3 V," in 2016 IEEE International Electron Devices Meeting (IEDM), Dec. 2016, p. 19.1.1-19.1.4.

DOI: 10.1109/IEDM.2016.7838450.

- [19] U. E. Avci, D. H. Morris, and I. A. Young, "Tunnel field-effect transistors: Prospects and challenges," *IEEE J. Electron Devices Soc.*, vol. 3, no. 3, pp. 88–95, 2015. DOI: 10.1109/JEDS.2015.2390591.
- [20] D. B. Abdi and M. J. Kumar, "Controlling ambipolar current in tunneling FETs using overlapping gate-ondrain," *IEEE J. Electron Devices Soc.*, vol. 2, no. 6, pp. 187–190, 2014. DOI: 10.1109/JEDS.2014.2327626.
- [21] A. S. Verhulst, W. G. Vandenberghe, K. Maex, and G. Groeseneken, "Tunnel field-effect transistor without gate-drain overlap," *Appl. Phys. Lett.*, vol. 91, no. 5, p. 053102, 2007. DOI: 10.1063/1.2757593.
- [22] T. Krishnamohan, D. Kim, S. Raghunathan, and K. Saraswat, "Double-Gate Strained-Ge Heterostructure Tunneling FET (TFET) With record high drive currents and <60mV/dec subthreshold slope," in 2008 IEEE International Electron Devices Meeting, Dec. 2008, vol. 67, no. May 2006, pp. 1–3. DOI: 10.1109/IEDM.2008.4796839.</p>
- [23] I. Vurgaftman and J. R. Meyer, "Band parameters for nitrogen-containing semiconductors," J. Appl. Phys., vol. 94, no. 6, p. 3675, 2003. DOI: 10.1063/1.1600519.
- [24] A. Adikimenakis, K. E. Aretouli, E. Iliopoulos, A. Kostopoulos, K. Tsagaraki, G. Konstantinidis, and A. Georgakilas, "High electron mobility transistors based on the AlN/GaN heterojunction," *Microelectron. Eng.*, vol. 86, no. 4–6, pp. 1071–1073, Apr. 2009. DOI: 10.1016/J.MEE.2009.02.004.
- [25] "Silvaco TCAD Atlas." Version V3.44.1R https://www.silvaco.com/products/tcad.html. [Accessed: 10-Dec. 2018].
- [26] M. Farahmand, C. Garetto, E. Bellotti, K. F. Brennan, M. Goano, E. Ghillino, G. Ghione, J. D. Albrecht, and P. P. Ruden, "Monte Carlo simulation of electron transport in the III-nitride wurtzite phase materials system: binaries and ternaries," *IEEE Trans. Electron Devices*, vol. 48, no. 3, pp. 535–542, Mar. 2001. DOI: 10.1109/16.906448.
- [27] Silvaco Inc., Atlas User's Manual. Silvaco International Software, Santa Clara, CA, USA, Aug. 2016.
- [28] O. Ambacher, J. Majewski, C. Miskys, A. Link, M. Hermann, M. Eickhoff, M. Stutzmann, F. Bernardini, V. Fiorentini, V. Tilak, B. Schaff, and L. F. Eastman, "Pyroelectric properties of Al(In)GaN/GaN heteroand quantum well structures," J. Phys. Condens. Matter, vol. 14, no. 13, pp. 3399–3434, Apr. 2002. DOI: 10.1088/0953-8984/14/13/302.
- [29] A. Nakajima, P. Liu, M. Ogura, T. Makino, K. Kakushima, S. Nishizawa, H. Ohashi, S. Yamasaki, and H. Iwai, "Generation and Transportation

Mechanisms for Two-Dimensional Hole Gases in GaN/AlGaN/GaN Double Heterostructures," *J. Appl. Phys.*, vol. 115, no. 15, p. 153707, Apr. 2014. DOI: 10.1063/1.4872242.

- [30] J. Piprek, Semiconductor Optoelectronic Devices: Introduction to Physics and Simulation. Academic Press, Elsevier, 2003.
- [31] W. Götz, N. M. Johnson, C. Chen, H. Liu, C. Kuo, and W. Imler, "Activation energies of Si donors in GaN," *Appl. Phys. Lett.*, vol. 68, no. 22, pp. 3144–3146, May 1996. DOI: 10.1063/1.115805.
- [32] P. Rinke, M. Winkelnkemper, a. Qteish, D. Bimberg, J. Neugebauer, and M. Scheffler, "Consistent set of band parameters for the group-III nitrides AlN, GaN, and InN," *Phys. Rev. B*, vol. 77, no. 7, p. 075202, Feb. 2008. DOI: 10.1103/PHYSREVB.77.075202.
- [33] D. Bisi, M. Meneghini, C. de Santi, A. Chini, M. Dammann, P. Bruckner, M. Mikulla, G. Meneghesso, and E. Zanoni, "Deep-Level Characterization in GaN HEMTs-Part I: Advantages and Limitations of Drain Current Transient Measurements," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3166–3175, Oct. 2013. DOI: 10.1109/TED.2013.2279021.
- [34] J.-K. Ho, C.-S. Jong, C. C. Chiu, C.-N. Huang, C.-Y. Chen, and K.-K. Shih, "Low-resistance ohmic contacts to p-type GaN," *Appl. Phys. Lett.*, vol. 74, no. 9, p. 1275, 1999. DOI: 10.1063/1.123546.
- [35] J. O. Song, J.-S. Ha, and T.-Y. Seong, "Ohmic-Contact Technology for GaN-Based Light-Emitting Diodes: Role of P-Type Contact," *IEEE Trans. Electron Devices*, vol. 57, no. 1, pp. 42–59, 2010. DOI: 10.1109/TED.2009.2034506.
- [36] V. Adivarahan, A. Lunev, M. A. Khan, J. Yang, G. Simin, M. S. Shur, and R. Gaska, "Very-low-specific-resistance Pd/Ag/Au/Ti/Au alloyed ohmic contact to p GaN for high-current devices," *Appl. Phys. Lett.*, vol. 78, no. 18, pp. 2781–2783, Apr. 2001. DOI: 10.1063/1.1353813.
- [37] C. B. Maliakkal, N. Hatui, R. D. Bapat, B. A. Chalke, A. A. Rahman, and A. Bhattacharya, "The Mechanism of Ni-Assisted GaN Nanowire Growth," *Nano Lett.*, vol. 16, no. 12, pp. 7632–7638, 2016. DOI: 10.1021/ACS.NANOLETT.6B03604.
- [38] X. Chen, J. Li, Y. Cao, Y. Lan, H. Li, M. He, C. Wang,
  Z. Zhang, and Z. Qiao, "Straight and Smooth GaN Nanowires," *Adv. Mater.*, vol. 12, no. 19, pp. 1432–1434, Oct. 2000. DOI: 10.1002/1521-4095(200010)12:19<1432::AID-ADMA1432>3.0.CO;2-X.
- [39] V. Nagavarapu, R. Jhaveri, and J. C. S. Woo, "The Tunnel Source (PNPN) n-MOSFET: A Novel High Performance Transistor," *IEEE Trans. Electron Devices*, vol. 55, no. 4, pp. 1013–1019, Apr. 2008.

DOI: 10.1109/TED.2008.916711.

- [40] H. Y. Chang, B. Adams, P. Y. Chien, J. Li, and J. C. S. Woo, "Improved subthreshold and output characteristics of source-pocket Si tunnel FET by the application of laser annealing," *IEEE Trans. Electron Devices*, vol. 60, no. 1, pp. 92–96, 2013. DOI: 10.1109/TED.2012.2228006.
- [41] A. Kumar and M. M. De Souza, "Impact of channel thickness on the performance of an E-mode p-channel MOSHFET in GaN," *Appl. Phys. Lett.*, vol. 112, no. 15, pp. 153503-1-153503–4, Apr. 2018. DOI: 10.1063/1.5021306.