

This is a repository copy of *All-GaN Integrated Cascode Heterojunction Field Effect Transistors*.

White Rose Research Online URL for this paper: <u>https://eprints.whiterose.ac.uk/112527/</u>

Version: Published Version

# Article:

Jiang, S., Lee, K.B., Guiney, I. et al. (7 more authors) (2017) All-GaN Integrated Cascode Heterojunction Field Effect Transistors. IEEE Transactions on Power Electronics, 32 (11). pp. 8743-8750. ISSN 0885-8993

https://doi.org/10.1109/TPEL.2016.2643499

## Reuse

This article is distributed under the terms of the Creative Commons Attribution (CC BY) licence. This licence allows you to distribute, remix, tweak, and build upon the work, even commercially, as long as you credit the authors for the original work. More information and the full terms of the licence here: https://creativecommons.org/licenses/

## Takedown

If you consider content in White Rose Research Online to be in breach of UK law, please notify us by emailing eprints@whiterose.ac.uk including the URL of the record and the reason for the withdrawal request.



eprints@whiterose.ac.uk https://eprints.whiterose.ac.uk/

# All-GaN-Integrated Cascode Heterojunction Field Effect Transistors

Sheng Jiang, Kean Boon Lee, Ivor Guiney, Pablo F. Miaja, *Member, IEEE*, Zaffar H. Zaidi, Hongtu Qian, David J. Wallis, Andrew J. Forsyth, *Senior Member, IEEE*, Colin J. Humphreys, and Peter A. Houston, *Member, IEEE* 

Abstract—All-GaN-integrated cascode heterojunction field effect transistors were designed and fabricated for power switching applications. A threshold voltage of +2 V was achieved using a fluorine treatment and a metal-insulator-semiconductor gate structure on the enhancement mode part. The cascode device exhibited an output current of 300 mA/mm by matching the current drivability of both enhancement and depletion mode parts. The optimization was achieved by shifting the threshold voltage of the depletion mode section to a more negative value with the addition of a dielectric layer under the gate. The switching performance of the cascode was compared to the equivalent GaN enhancementmode-only device by measuring the hard switching speed at 200 V under an inductive load in a double pulse tester. For the first time, we demonstrate the switching speed advantage of the cascode over equivalent GaN enhancement-mode-only devices, due to the reduced Miller-effect and the unique switching mechanisms. These observations suggest that practical power switches at high power and high switching frequency will benefit as part of an integrated cascode configuration.

*Index Terms*—Power electronics, semiconductor devices, semiconductor heterojunctions, semiconductor switches, SPICE.

#### I. INTRODUCTION

**C** ASCODE devices of GaN heterojunction field effect transistors (HFETs) plus Si MOSFETs have recently attracted much attention and are now commercially available [1]–[8]. The typical layout consists of a series connection of a high voltage depletion-mode (D-mode) GaN device and a low voltage enhancement-mode (E-mode) Si device as shown in Fig. 1. The GaN plus Si hybrid cascode device not only enables normally-OFF operation, but the cascode structure also offers the advantage

Manuscript received July 25, 2015; revised October 18, 2016; accepted December 12, 2016. Date of publication February 17, 2017; date of current version June 23, 2017. This work was supported by the Engineering and Physical Sciences Research Council, U.K., under EP/K014471/1 (Silicon Compatible GaN Power Electronics). Recommended for publication by Associate Editor J. Wang.

S. Jiang, K. B. Lee, Z. H. Zaidi, H. Qian, and P. A. Houston are with the Department of Electronic and Electrical Engineering, University of Sheffield, Sheffield S1 3JD, U.K. (e-mail: sjiang5@sheffield.ac.uk; kboon.lee@sheffield.ac.uk; zaffar.zaidi@sheffield.ac.uk; hqian2@sheffield.ac.uk; p.a.houston@sheffield. ac.uk).

I. Guiney, D. J. Wallis, and C. J. Humphreys are with the Department of Materials Science and Metallurgy, University of Cambridge, Cambridge CB3 0FS, U.K. (e-mail: ig306@cam.ac.uk; djw24@cam.ac.uk; colin.humphreys@msm. cam.ac.uk).

P. F. Miaja and A. J. Forsyth are with the School of Electrical and Electronic Engineering, University of Manchester, Manchester M13 9PL, U.K. (e-mail: pfmiaja@gmail.com; Andrew.Forsyth@manchester.ac.uk).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2016.2643499

Cascode GaN D-mode Si MOSFET

Fig. 1. Circuit diagram of GaN + Si MOSFET cascode configuration.

of mitigation of the Miller effect, leading to an improved switching speed and reduced switching losses [8], [9]. This makes cascode devices strong candidates for high power and high frequency switching applications. However, a few issues have been reported that may negate the speed advantage in the GaN plus Si hybrid cascode devices [10]–[13]. First, the connections between the Si MOSFET and GaN devices result in increased parasitic inductance, which can cause excessive "ringing" effects at fast switching speed thus limiting high frequency operation [12], [13]. This brings challenges to the packaging design as reported by several studies on the effect of improved packages for the hybrid cascode devices [12]-[15]. In addition, due to the mismatch in intrinsic capacitances between the Si and GaN devices and the body diode in the Si MOSFET, the Si device can be driven into avalanche mode causing additional switching energy loss [10]. Moreover, the mismatched capacitances together with the parasitic inductance may cause large oscillations during turn-OFF under high current operation [11]. Adding an external capacitor between the drain and gate of the Si device was proposed in [10] and [11] to match the capacitance in the hybrid cascode device and prevent avalanche in the Si device, at the expense of additional parasitic inductance and careful designs in the device packaging are required.

In this study, we proposed an all-GaN-integrated cascode device by replacing the Si MOSFET with a low voltage GaN E-mode device, so that the issues mentioned above can be addressed and the switching speed can be improved. The avalanche in the low voltage device during turn-OFF can be avoided due to the lack of body diode in the GaN E-mode device. In additional, the parasitic inductance can be minimized by monolithic integration, reducing the oscillation during turn-OFF operation [11] as

This work is licensed under a Creative Commons Attribution 3.0 License. For more information, see http://creativecommons.org/licenses/by/3.0/



Fig. 2. Device structure of: (a) an all-GaN integrated cascode device and (b) an E-mode-only device with source field plate.

well as leading to improved parallel operation [16]. Only a few studies on the integrated cascode structure have been reported and are limited to RF applications [17], [18]. Additionally, there has been no analysis of the interrelationships between the E and D-mode devices, which is required to enable full optimization of the cascode design for switching applications. In this paper, we describe the design and fabrication of all-GaN-integrated cascode devices for switching applications and present an analysis of the optimization requirements.

#### II. DC CHARACTERISTICS

#### A. Device Fabrication

Fig. 2 shows the structures of an all-GaN-integrated cascode device and a GaN E-mode-only device. The GaN/AlGaN/GaN heterojunction structure was grown on a 6-in Si substrate using metal-organic chemical vapor deposition. All-GaN monolithically integrated cascode devices were fabricated using a standard GaN HFET fabrication process. First, mesa isolation was performed by inductively coupled plasma etching to define the device area. An ohmic metal stack (Ti/Al/Ni/Au) was deposited and annealed at 830 °C to form the source and drain contacts. A typical contact resistance of 0.7  $\Omega$ ·mm was obtained from transmission line model measurements. Devices were passivated with 70 nm  $SiN_x$  using plasma-enhanced chemical vapor deposition (PECVD) and a 1.5  $\mu$ m gate window was opened by etching through the  $SiN_x$  layer using reactive ion etching (RIE) for both the E-mode and D-mode gate. A CHF<sub>3</sub> plasma-treatment in an RIE system was performed on the E-mode gate window to implant fluorine and shift the threshold voltage  $V_{\rm th}$  from negative to positive [19]. A nominally 20 nm thick  $SiN_x$  layer was deposited using PECVD prior to the T-shaped Ni/Au gate metal formation step to form a metal-insulator-semiconductor (MIS) gate structure in the E-mode section. Both a Schottky gate



Fig. 3. Monolithically integrated AlGaN/GaN HFET cascode configuration with gate width of 8 mm.

and an MIS gate for the D-mode part of the cascode structure were studied and will be discussed further in Section II-C. A gate-connected field plate (GFP) was formed on the gate of the D-mode part in the cascode configuration. Finally, devices were passivated with 300 nm of PECVD  $SiN_x$  before the formation of the source-connected field plate (SFP), and Ti/Au bond pads were deposited after via opening in this  $SiN_x$ . Devices with gate widths  $W_q$  of 100  $\mu$ m and 8 mm were fabricated. Fig. 3 shows the optical image of an 8 mm integrated cascode device. For comparision, GaN D-mode-only and E-mode-only devices were also fabricated at the same time. All devices have a gate length of 1.5  $\mu$ m, GFP extension ( $L_{GFP}$ ) of 1  $\mu$ m and SFP  $(L_{\rm SFP})$  extension of 2  $\mu$ m. The source–drain separation  $(L_{\rm SD})$ of the E-mode-only and the cascode devices are 16 and 22.5  $\mu$ m (additional 1.5  $\mu$ m D-mode gate length and 5  $\mu$ m gap between D-mode and E-mode gates), respectively.

### B. DC Characteristics

Fig. 4(a) shows the gate transfer characteristics of 100  $\mu$ m gate width E-mode-only and cascode devices. Both E-mode-only and cascode devices have a positive  $V_{\text{th}}$  of +2 V. It is noted that these devices may suffer from switching issues [20] due to relatively low  $V_{\text{th}}$  under high dv/dt operations and reliability issues due to the instability of the fluorine treatment [21], [22] and MIS gate [23]–[25] techniques. Other E-mode technologies such as MOSFETS [26] and p-AlGaN gate [27] or other E-mode technologies which address these concerns can be applied to realize the integrated cascode configuration.

Fig. 4(b) shows the *I*–*V* characteristic of the cascode device. An on-resistance ( $R_{on}$ ) of 27  $\Omega \cdot mm$  (6 m  $\Omega \cdot cm^2$  normalized to the active area between source and drain contacts and gate width) is measured from the cascode device, which is higher than other reported lateral single [26], [28] and vertical devices [29]–[32]. The higher  $R_{on}$  is a result of larger device area to accommodate both D-mode and E-mode parts. An output current of 200 mA/mm at  $V_{DS} = 10$  V and  $V_{GS} = +10$  V was measured from the cascode device. The D-mode-only device with a Schottky gate as shown in Fig. 4(a) has  $V_{th}$  of -5.5 V and an output current around 575 mA/mm at  $V_{DS} = 10$  V and  $V_{GS} = +2$  V, while the E-mode-only device has the same  $V_{th}$  as the cascode but a higher output current close to 300 mA/mm. Since both the E-mode and D-mode parts have the same  $W_g$ , the output current of the cascode structure is limited by the section



Fig. 4. (a) Gate transfer characteristics of an all-GaN-integrated cascode device together with an equivalent E-mode-only device and a D-mode-only device. (b) I-V characteristic of a 100  $\mu$ m gate width cascode device.



Fig. 5. Middle point voltage ( $V_{\rm M}$ ) measured as a function of gate bias using a cascode device with an extra pad between the E-mode gate and the D-mode gate. The ON-state value of  $V_{\rm M}$  determines the conducting state of both D-mode and E-mode parts in the cascode device.

with the lower current drivability, which is the E-mode part in this case. However, a lower output current in the cascode device compared to its equivalent E-mode-only device is observed and this indicates that some optimization of the design is required to achieve the maximum output current in the cascode device.

To facilitate the full understanding of how the cascode configuration works, particularly the voltage transients from OFF-state to ON-state between the E-mode and D-mode, a cascode device with an additional ohmic pad between the D-mode gate and the E-mode gate was fabricated, as shown in the inset of Fig. 5. This layout does not change the *I*–*V* characteristics and allows the potential between the D-mode gate and the E-mode drain ( $V_{M\_dc}$ ) to be monitored. Fig. 5 illustrates the measured  $V_{M\_dc}$  as a function of the E-mode gate bias  $V_{GS}$ . During the



Fig. 6. (a) A less negative  $V_{\text{th},D}$  yields a smaller  $V_{\text{DS},E(on)}$  and cascode output current. (b) A more negative  $V_{\text{th},D}$  pushes  $V_{\text{DS},E(on)}$  to  $V_{\text{knee},E}$  and improves the cascode output current to its maximum value.

OFF-state ( $V_{\rm GS} < V_{\rm th,cascode}$ ),  $V_{M,dc(off)}$  is equal to 5.3 V, which is the magnitude of the D-mode threshold voltage ( $V_{\rm th,D}$ ), and the channel under the D-mode gate metal is fully depleted. When  $V_{\rm GS}$  increases to the ON-state ( $V_{\rm GS} > V_{\rm th,cascode}$ ),  $V_{M,dc}$ drops and the channel under both D-mode and E-mode gates begin to conduct. At the ON-state ( $V_{\rm GS} = +8$  V),  $V_{M,dc}$ (on) or  $V_{\rm DS,E-mode(on)}$  is equal to 2.8 V, which is below the "knee" voltage of the E-mode part. As a result, the output current of the cascode device is limited by the drain–source voltage  $V_{\rm DS,E-mode(on)}$  of the E-mode part and hence needs to be at the "knee" voltage of the E-mode part to guarantee the maximum current drivability of the cascode configuration.

To optimize the output current of the cascode device, we equate the current through the D-mode and E-mode parts by engineering  $V_{\text{th}_{.D}}$  and hence control  $V_{M\_dc(on)}$  to ensure both parts are biased at the desired  $V_{\text{DS}}$  during the on-state. From Fig. 6,  $V_{M\_dc(on)}$  depends on the D-mode  $V_{\text{th}}$  and how much  $V_{M\_dc}$  drops when the gate bias increases. Therefore, by increasing the D-mode  $V_{\text{th}}$  (to be more negative),  $V_{M\_dc(on)}$  or  $V_{\text{DS}\_E-mode(on)}$  will also increase until it reaches the E-mode "knee" voltage. However, a more negative  $V_{\text{th}\_D}$  also increases  $V_{M\_dc(off)}$  and hence increases the total energy stored at the middle node of the cascode during switching, which may increase the switching loss and limit the switching frequency. Therefore, it is vital to optimize the D-mode  $V_{\text{th}}$  to match the output current of both E-mode and D-mode sections for maximum overall current.

#### C. Output Current Optimization

An linear technology simulation program with integrated circuit emphasis (LTSPICE) simulation of the all-GaN cascode based on an Si JFET model was conducted to obtain the opti-



Fig. 7. (a) Simulation circuit used to study the influence of the D-mode  $V_{\rm th}$  on the output current of the cascode device. (b) Simulation results of drain current indicating an optimum D-mode  $V_{\rm th}$  that leads to the maximum output current.

TABLE I Summary of Device Parameters Used in LTSPICE for  $V_{\rm th}$  Engineering

|                                     | D-mode part | E-mode part          |
|-------------------------------------|-------------|----------------------|
| Gate width $(W_q)$                  | 100 µm      | 100 µm               |
| Trans-conductance $(g_m)$           | 150 mS/mm   | 75 mS/mm             |
| On-resistance $(R_{on})$            | 13 Ω·mm     | 14 $\Omega \cdot mm$ |
| Threshold voltage $(V_{\text{th}})$ | -4 to -10 V | +2 V                 |

mum D-mode  $V_{\text{th}}$  for the maximum overall current. Fig. 7(a) shows the schematic diagram of the simulation circuit. The device parameters used in the simulation were extracted experimentally as shown in Table I. Capacitive elements were not considered for the dc simulations.

Fig. 7(b) shows the simulated output current of a cascode device with varying  $V_{\text{th}}$  of the D-mode part. The output current increases with increasing (negative) D-mode  $V_{\text{th}}$  as a result of increasing  $V_{\text{DS}\_\text{E}-\text{mode}(\text{on})}$  as discussed above. The simulated current reaches its maximum value at  $V_{\text{th}}$  of -9.2 V. At this point,  $V_{\text{DS}\_\text{E}-\text{mode}(\text{on})}$  reaches the "knee" voltage of the E-mode part (5.9 V) and hence no further improvement in the drain current is observed up to -10 V.

In order to verify the simulated results, two cascode structures were fabricated: one with a Schottky gate structure for the D-mode part and the other one with a nominally 10 nm PECVD SiN<sub>x</sub> MIS gate to shift  $V_{\rm th}$  more negative. Fig. 8 compares  $V_{\rm th}$  of GaN D-mode-only devices with an MIS gate and Schottky gate.  $V_{\rm th}$  of the D-mode devices is shifted from -5.5



Fig. 8. Cascode output characteristics showing an improved current from the optimized cascode structure resulting from an increase in the threshold voltage of the D-mode section (inset).



Fig. 9. Circuit diagram of double pulse tester for switching speed measurement.

to -8.5 V with the MIS gate. The output current of the cascode configuration, as shown in the gate transfer characteristics, has been successfully improved from 150 to 300 mA/mm for the device with a D-mode MIS gate which is at similar level as the GaN E-mode-only device at  $V_{\rm GS} = 10$  V. This shows an excellent agreement with the simulated results and highlights the importance of matching both D-mode and E-mode to provide the maximum output current in the cascode devices.

#### **III. SWITCHING PERFORMANCE**

#### A. Experimental

The hard switching performance was compared between an 8 mm gate width multifinger gate all-GaN-integrated cascode device and an 8 mm gate width GaN E-mode-only device using a double pulse tester (DPT). Fig. 9 shows the circuit diagram of the measurement setup of the DPT for the devices. A 0.5 mH inductive load was used to deliver a 0.4 A load current. A commercial gate driver supplying a voltage from -4 to +6 V was used to switch ON the device. A high gate resistor (100  $\Omega$ ) was used for both  $R_{G_{off}}$  and  $R_{G_{off}}$  to limit the gate drive current and hence slow the switching speed to better enable the switching comparisons. The load current to peak gate current ratio was around 10:1. Schottky diodes were used in both gate and load loops to minimize the reverse recovery time. The devices were wire bonded to a printed circuit board for the measurement and is shown highlighted in the box in Fig. 10. In total, two pulses were applied to the gate of both devices. The first pulse was to build up the load current and the turn-OFF time was measured at the end of the first pulse. The turn-ON transient was recorded at



Fig. 10. Optical image of the DPT measurement setup.



Fig. 11. 200 V (a) turn-ON and (b) turn-OFF switching waveforms for 8 mm cascode and 8 mm GaN E-mode-only devices.

TABLE II SUMMARY OF SWITCHING RESULTS AT 200 V FOR THE ALL-GAN-INTEGRATED CASCODE CONFIGURATION AND GAN E-MODE-ONLY DEVICE

|                                                  |                                  | Cascode        | GaN E-mode-only |
|--------------------------------------------------|----------------------------------|----------------|-----------------|
| Turn-ON Current ris<br>Voltage fal<br>Turn-ON en | Current rise time $(t_r I)$      | 5 ns           | 5 ns            |
|                                                  | Voltage fall time $(t_{f,V})$    | 51 ns          | 104 ns          |
|                                                  | Turn-ON energy loss $(E_{on})$   | $5.55 \ \mu J$ | 7.02 μJ         |
| Turn-OFF                                         | Current fall time $(t_{f_{-I}})$ | 110 ns         | 110 ns          |
|                                                  | Voltage rise time $(t_{r-V})$    | 134 ns         | 200 ns          |
|                                                  | Turn-OFF energy loss $(E_{off})$ | 9.39 μJ        | 14.41 μJ        |

the beginning to the second pulse. The drain current was sensed by a 400 MHz bandwidth current viewing resistor T&M SDN-414-01. The gate voltage, drain current, and drain voltage were monitored and recorded by a LeCroy WaveSurfer oscilloscope.

The switching speed of both cascode and GaN E-mode-only devices was measured at 200 V drain bias. Typical switching sequences of the cascode configuration have been detailed in [9]; therefore, in this study, we will simplify the explanation of the switching waveforms and extract the voltage and current rise (fall) time for comparison. During turn-ON from  $t_0-t_1$ , as shown in Fig. 11(a), the current in the cascode ( $I_{\rm DS}$ ) rises up to the load current value after  $V_{\rm GS}$  of both the E-mode and D-mode



Fig. 12. Device structures of (a) cascode and (b) E-mode-only used in TCAD simulation. TCAD simulation of electron density for (a) integrated cascode device and (b) single GaN E-mode device during OFF-state at  $V_{\rm DS} = 200$  V and  $V_{\rm GS,E-mode} = 0$  V. TCAD simulation of electrostatic potential for (c) integrated cascode device and (d) single GaN E-mode device during OFF-state at  $V_{\rm DS} = 200$  V and  $V_{\rm GS,E-mode} = 0$  V. TCAD simulation of electrostatic potential for (c) integrated cascode device and (d) single GaN E-mode device during OFF-state at  $V_{\rm DS} = 200$  V and  $V_{\rm GS,E-mode} = 0$  V. The integrated cascode device is with  $L_{\rm SD} = 22.5 \ \mu$ m,  $L_{\rm GD} = 12 \ \mu$ m,  $L_{\rm GFP} = 1 \ \mu$ m, and  $L_{\rm SFP} = 2 \ \mu$ m. Conduction band diagram under (e) E-mode and (f) D-mode gate in the cascode device at  $V_{\rm DS} = 0$  V and  $V_{\rm GS,E-mode} = 0$  V. A uniform fluorine concentration with sheet density of  $1.2 \times 10^{13} \ {\rm cm}^{-2}$  in the AlGaN barrier under E-mode MIS gate was used in the simulation.

parts reach the value that can provide the load current. After that, the voltage of cascode  $(V_{\rm DS})$  drops to the ON-state voltage during  $t_1-t_2$ . The overshoot of the current during the interval of  $t_1-t_2$  is due to the discharge of the parallel capacitance in the load loop. During the turn-OFF from  $t_0-t_2$ , as shown in Fig. 11(b),  $V_{\rm DS}$  rises up first to 200 V after  $V_{\rm GS}$  falls below  $V_{\rm th}$ . In the interval of  $t_0-t_1$ ,  $I_{\rm DS}$  steps down from the load current due to the charging of the parasitic parallel capacitance in the load loop [8], [9]. The ringing effect during  $t_0-t_2$  is caused by the parasitic inductance in the circuit. The E-modeonly device shows an increased ringing amplitude compared to the cascode which could be caused by differences in the wire bonding geometry detail. However, this should have little influence on the comparison.  $V_{\rm DS}$  reaches 200 V at  $t_2$ , where  $I_{\rm DS}$ starts to drop and the turn-OFF transition ends at  $t_3$ .

Results of switching speed and energy loss for both devices are summarized in Table II. The rise/fall times of  $V_{\rm DS}$  and  $I_{\rm DS}$  are extracted from 10% of their peak values to 90%. The



Fig. 13. Charging and discharging paths of the output capacitance in the cascode device and GaN E-mode-only device with SFP during (a) turn-ON process and (b) turn-OFF process.

energy loss is calculated by the integration of the I-V product during the switching transition period. The all-GaN-integrated cascode device exhibits a faster switching speed compared to the E-mode-only device, resulting in approximately 35% and 21% less in the turn-OFF and turn-ON switching energy losses, respectively.

#### B. Discussion

Inspection of Fig. 2(b) reveals the possibility of the SFP acting as a gate to form a D-mode device in a cascode-like configuration. However, the fundamental operational difference between the integrated cascode configuration and the E-mode-only device is the presence of 2-dimensional electron gas (2DEG) in the region between D-mode and E-mode gates during the OFF-state in the cascode. A technology computer aided design (TCAD) simulation based on the structures of our cascode and E-modeonly devices was carried out, as shown in Fig. 12(a) and (b). As the D-mode gate is located on (for Schottky gate) or close to the semiconductor (for MIS gate) in the cascode, the channel under the D-mode gate will be fully depleted before the region between the D-mode and E-mode gates as the OFF-state drain bias increases. Once the channel under the D-mode gate is depleted  $(V_{\rm th} \text{ for the Schottky and the MIS gate is 5 and 9 V, respectively}),$ the region between the D-mode and E-mode gates is effectively shielded from the drain bias and the 2DEG is retained as observed in the TCAD simulation in Fig. 12(c) and (e). This leads to reduction in the Miller effect as the Miller capacitance becomes the gate–drain capacitance of the E-mode part  $(C_{GD-E})$ and is only subject to a relatively low voltage (which is equal to the D-mode gate  $V_{\rm th}$ ) and not the full drain bias during switching. On the other hand, the GaN E-mode-only device does not exhibit such behavior as the depletion region extends continuously from the gate toward the drain as shown in Fig. 12(d)and (f) at high drain voltage. As a result,  $C_{GD}$  is subject to the high drain voltage during the switching processes. The SFP, on the other hand, will result in a reduction in the effective  $C_{GD}$ as it enhances the depletion region extension toward the drain compared to the device without SFP. Note that the value of the intrinsic capacitance  $(C_{GD})$  in the E-mode-only device can be several times smaller than  $C_{GD-E}$  in the cascode device due to a smaller E-mode gate to E-mode drain spacing in the latter.

However, because the voltage at the drain of the E-mode part is much lower compared to the drain voltage, especially for high voltage applications, the cascode device still retains a benefit in the switching speed. The conduction band diagram under the E-mode and D-mode gate in the cascode device can be found in Fig. 12(g) and (h), respectively.

Up to this point we have discussed the differences between the cascode and E-mode-only devices in terms of how they function. We will now consider the fundamental charging mechanisms of each, leading to the observed differences in the switching speeds. During turn-ON, because the effective Miller capacitance is shifted to  $C_{\rm GD-E}$  at the middle point, the majority of the energy stored in the output capacitance of the cascode device is dissipated with no Miller effect. In addition, the energy stored in  $C_{DS-D}$  is discharged through the D-mode channel only, as shown in Fig. 13(a). Therefore, the fact that our D-mode device has a higher transconductance  $(g_m)$  and current drivability, which enables a larger discharging current within the D-mode channel, also contributes to the faster turn-ON speed for the cascode device. During turn-OFF, the output capacitance of the cascode device is charged up to the high voltage by the full load current which is normally higher than the current in the gate loop, while the charging process of the output capacitance is limited by the current at the gate node in the E-mode-only device as illustrated in Fig. 13(b). This larger charging current is the main reason for the cascode device to be more advantageous in turn-OFF compared to turn-ON, as observed in our experimental and [1], [4], and [8]. The turn-OFF advantage strongly depends on the load current to peak gate current ratio [8]. With a good gate driver and small gate resistor to provide sufficient gate current, the switching performance of the E-mode-only device is expected to be comparable to that of cascode device [8]. However, in this case the cascode device would still benefit from a lower *di/dt* in the gate loop to achieve the same switching speed. In addition, the availability of gate drivers with current capability close to the load current is limited in high current applications.

These observations show that, for practical high frequency and high power switches, the cascode device will have lower switching losses compared to the equivalent E-mode-only device. The price to pay for this advantage is a slightly more complex structure and a higher specific ON-resistance.

#### IV. CONCLUSION

The all-GaN-integrated cascode configuration is an excellent candidate for high frequency high power applications due to the reduced Miller effect and reduced parasitics. Devices were fabricated with a positive  $V_{\text{th}}$  of +2 V and output current of 300 mA/mm. Careful optimization of the D-mode device threshold voltage is required to achieve maximum cascode current drivability, which equals the output current of its E-mode part. The fundamental operational difference between an integrated cascode device and GaN E-mode-only device is discussed using TCAD simulation. This shows that the presence of the 2DEG in the region between D-mode and E-mode gates during the OFF-state is the key to enable the device cascode switching behavior. All-GaN-integrated cascode devices show relatively faster switching speed and 35% (21%) less in turn-OFF (turn-ON) switching energy loss under 200 V hard switching measurement compared with GaN E-mode-only device with SFP. The advantage originates from the reduced effective Miller capacitance and the unique switching mechanisms in the cascode device. Compared with the GaN E-mode-only device, the cascode can achieve a given switching frequency but with less current requirement in the gate driving circuit. As power increases, a greater benefit will accrue from switches incorporating a cascode structure.

#### REFERENCES

- [1] X. Huang, Z. Liu, Q. Li, and F. C. Lee, "Evaluation and application of 600 V GaN HEMT in cascode structure," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2453–2461, May 2014.
- [2] T. Hirose *et al.*, "Dynamic performances of GaN-HEMT on Si in cascode configuration," in *Proc. Appl. Power Electron. Conf. Expo.*, 2014, pp. 174– 181.
- [3] X. Huang, F. C. Lee, and Q. Li, "Characterization and enhancement of highvoltage cascode GaN devices," *IEEE Trans. Electron Devices*, vol. 62, no. 2, pp. 270–277, Feb. 2015.
- [4] X. Huang, Q. Li, Z. Liu, and F. C. Lee, "Analytical loss model of high voltage GaN HEMT in cascode configuration," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2208–2219, May 2014.
- [5] J. Roig et al., "Unified theory of reverse blocking dynamics in highvoltage cascode devices," in Proc. Appl. Power Electron. Conf. Expo., 2015, pp. 1256–1261.
- [6] T. Kikkawa et al., "Commercialization and reliability of 600 V GaN power switches," in Proc. 2015 IEEE Int. Reliab. Phys. Symp., 2015, pp. 6C.1.1– 6C.1.6.
- [7] S. She *et al.*, "Thermal analysis and improvement of cascode GaN HEMT in stack-die structure," in *Proc. 2014 IEEE Energy Convers. Congr. Expo.*, 2014, pp. 5709–5715.
- [8] X. Huang, T. Liu, B. Li, F. C. Lee, and Q. Li, "Evaluation and applications of 600 V/650 V enhancement-mode GaN devices," in *Proc. 2015 IEEE 3rd Workshop Wide Bandgap Power Devices Appl.*, 2015, pp. 113–118.
- [9] A. R. Alonso, M. F. Diaz, D. G. Lamar, M. A. P. Azpeitia, M. M. Hernando, and J. Sebastian, "Switching performance comparison of the SiC JFET and SiC JFET/Si MOSFET cascode configuration," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2428–2440, May 2014.
- [10] X. Huang, W. Du, F. C. Lee, Q. Li, and Z. Liu, "Avoiding Si MOSFET avalanche and achieving zero-voltage switching for cascode GaN devices," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 593–600, Jan. 2016.
- [11] W. Du, X. Huang, F. C. Lee, Q. Li, and W. Zhang, "Avoiding divergent oscillation of cascode GaN device under high current turn-off condition," in *Proc. Appl. Power Electron. Conf. Expo.*, 2016, pp. 1002–1009.
- [12] Z. Liu, X. Huang, F.C. Lee, and Q. Li, "Package parasitic inductance extraction and simulation model development for the high-voltage cascode GaN HEMT,"*IEEE Trans. Power Electron.*, vol. 29, no. 4, pp. 1977–1985, Apr. 2014.
- [13] Z. Liu, X. Huang, F. C. Lee, and Q. Li, "Simulation model development and verification for high voltage GaN HEMT in cascode structure," in *Proc.* 2013 IEEE Energy Convers. Congr. Expo., 2013, pp. 3579–3586.

- [14] Z. Liu, X. Huang, W. Zhang, F. C. Lee, and Q. Li, "Evaluation of highvoltage cascode GaN HEMT in different packages," in *Proc. Appl. Power Electron. Conf. Expo.*, 2014, pp. 168–173.
- [15] W. Zhang *et al.*, "A new package of high-voltage cascode gallium nitride device for megahertz operation," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1344–1353, Feb. 2016.
- [16] H. Li et al., "Paralleled operation of high-voltage cascode GaN HEMTs," IEEE J. Emerg. Sel. Topics Power Electron., vol. 4, no. 3, pp. 815–823, Sep. 2016.
- [17] R. Wang, Y. Wu, and K. J. Chen, "Gain improvement of enhancementmode AlGaN/GaN high-electron-mobility transistors using dual-gate architecture," Jpn. J. Appl. Phys., vol. 47, no. 4, pp. 2820–2823, Apr. 2008.
- [18] B. M. Green *et al.*, "Cascode connected AlGaN/GaN HEMTs on SiC substrates," *IEEE Microw. Guided Wave Lett.*, vol. 10, no. 8, pp. 316–318, Aug. 2000.
- [19] Y. Cai, Y. Zhou, K. M. Lau, and K. J. Chen, "Control of threshold voltage of AlGaN/GaN HEMTs by fluoride-based plasma treatment: From depletion mode to enhancement mode," *IEEE Trans. Electron Devices*, vol. 53, no. 9, pp. 2207–2215, Sep. 2006.
- [20] Q. Zhao and G. Stojcic, "Characterization of Cdv/dt induced power loss in synchronous buck DC–DC converters," *IEEE Trans. Power Electron.*, vol. 22, no. 4, pp. 1508–1513, Jul. 2007.
  [21] M. J. Wang, L. Yuan, K. J. Chen, F. J. Xu, and B. Shen, "Diffusion
- [21] M. J. Wang, L. Yuan, K. J. Chen, F. J. Xu, and B. Shen, "Diffusion mechanism and the thermal stability of fluorine ions in GaN after ion implantation," *J. Appl. Phys.*, vol. 105, no. 8, 2009, Art. no. 083519.
- [22] F. Medjdoub et al., "Effect of fluoride plasma treatment on InAlN/GaN HEMTs," Electron. Lett., vol. 44, no. 11, pp. 696–698, May 2008.
- [23] D. Bisi et al., "Kinetics of buffer-related R<sub>ON</sub>-increase in GaN-on-silicon MIS-HEMTs," *IEEE Electron Device Lett.*, vol. 35, no. 10, pp. 1004–1006, Oct. 2014.
- [24] M. Meneghini *et al.*, "Negative bias-induced threshold voltage instability in GaN-on-Si power HEMTs," *IEEE Electron Device Lett.*, vol. 37, no. 4, pp. 474–477, Apr. 2016.
- [25] F. Sang et al., "Investigation of the threshold voltage drift in enhancement mode GaN MOSFET under negative gate bias stress," Jpn. J. Appl. Phys., vol. 54, no. 4, 2015, Art. no. 044101.
- [26] M. Wang et al., "900 V/1.6 mΩ·cm<sup>2</sup> normally Off Al<sub>2</sub>O<sub>3</sub>/GaN MOSFET on silicon substrate," *IEEE Trans. Electron Devices*, vol. 61, no. 6, pp. 2035– 2040, Jun. 2014.
- [27] T. Sugiyama, D. Iida, M. Iwaya, S. Kamiyama, H. Amano, and I. Akasaki, "Threshold voltage control using SiNx in normally off AlGaN/GaN HFET with p-GaN gate," *Phys. Status Solidi C*, vol. 7, nos. 7–8, pp. 1980–1982, 2010.
- [28] S. Kaneko et al., "Current-collapse-free operations up to 850 V by GaN-GIT utilizing hole injection from drain," in Proc. 2015 IEEE 27th Int. Symp. Power Semicond. Devices IC's, 2015, pp. 41–44.
- [29] T. Oka, T. Ina, Y. Ueno, and J. Nishii, "Over 10 A operation with switching characteristics of 1.2 kV-class vertical GaN trench MOSFETs on a bulk GaN substrate," in *Proc. 2016 28th Int. Symp. Power Semicond. Devices ICs*, 2016, pp. 459–462.
- [30] H. Nie et al., "1.5-kV and 2.2- mΩ·cm<sup>2</sup> vertical GaN transistors on bulk-GaN substrates," *IEEE Electron Device Lett.*, vol. 35, no. 9, pp. 939–941, Sep. 2014.
- [31] T. Oka, T. Ina, Y. Ueno, and J. Nishii, "1.8 mΩ·cm<sup>2</sup> vertical GaN-based trench metal-oxide-semiconductor field-effect transistors on a free-standing GaN substrate for 1.2-kV-class operation," *Appl. Phys. Express*, vol. 8, no. 5, 2015, Art. no. 054101.
- [32] T. Oka, Y. Ueno, T. Ina, and K. Hasegawa, "Vertical GaN-based trench metal oxide semiconductor field-effect transistors on a free-standing GaN substrate with blocking voltage of 1.6 kV," *Appl. Phys. Express*, vol. 7, no. 2, 2014, Art. no. 021002.



Sheng Jiang received the B.Sc. (Eng.) degree in electrical engineering from the East China University of Science and Technology, Shanghai, China, in 2011, and the M.Sc. (Eng.) degree in electronic and electrical engineering from the University of Sheffield, Sheffield, U.K., in 2013, where he is currently working toward the Ph.D. degree in the Department of Electronic and Electrical Engineering.

His research interests include design, fabrication, and characterization of GaN-based HFETs for highfrequency high-power applications.



**Kean Boon Lee** received the Ph.D. degree in electronic engineering from the University of Sheffield, Sheffield, U.K., in 2010.

He is currently a Lecturer with the University of Sheffield, Sheffield, U.K. His current research interests include wide bandgap semiconductors and highvoltage/high-speed GaN HEMT technologies.



**David J. Wallis** received the first class Hons. degree in physics and computing and the Ph.D. degree in microstructural physics from the University of Cambridge, Cambridge, U.K., in 1990 and 1994, respectively.

He has more than 25 years of experience in the characterization and growth of III–V semiconductor materials and has been involved in the growth of GaN by MOCVD since 2002. He was the Technical Lead for GaN characterization and growth at QinetiQ (formerly RSRE and DERA) until 2011. Between

2012 and 2016, he worked for Plessey Semiconductors Leading the technical development of GaN-based LEDs on large-area Si substrates for commercial applications. In March 2016, he took up an EPSRC Manufacturing fellowship based at the University of Cambridge and is currently leading the development of GaN-based device structures for a variety of optical and electronics applications.



Andrew J. Forsyth (M'98–SM'06) received the B.Sc. (Eng.) degree in electrical engineering from Imperial College, London, U.K., in 1981, and the Ph.D. degree in power electronics from the University of Cambridge, Cambridge, U.K., in 1987.

He was a Design Engineer with GEC Electrical Projects Ltd. from 1981 to 1983, a Lecturer with the University of Bath from 1986 to 1990, and a Lecturer/Senior Lecturer with Birmingham University from 1991 to 2004. Since 2004, he has been a Professor of power electronics with the University

of Manchester, Manchester, U.K. His research interests include high-frequency converters and magnetic components, wide-band-gap device applications, moreelectric aircraft, and electric vehicle systems.



**Colin J. Humphreys** received the B.Sc. Degree in Physics from Imperial College, London, U.K., in 1963, and the Ph.D. Degree in Physics from the University of Cambridge, Cambridge, U.K., in 1967.

He is a Professor of Materials Science and the Director of Research in the Department of Materials Science and Metallurgy, University of Cambridge, Cambridge, U.K., and a Fellow of Selwyn College, Cambridge, U.K. He founded and directs the Cambridge Centre for Gallium Nitride. He founded two spin-off companies to exploit the research of his group on

low-cost LEDs for home and office lighting. The companies were acquired in February 2012 by Plessey, which is currently manufacturing LEDs based on this technology at their factory in Plymouth, U.K. He founded and directs the Cambridge/Rolls-Royce Centre for Advanced Materials for Aerospace. His *h*-index is 56 and his publications receive more than 1000 citations per year.

He is a Fellow of the Royal Society and a Fellow of the Royal Academy of Engineering.



**Hongtu Qian** received the first class Honours degree in electronic engineering, in 2013, from the University of Sheffield, Sheffield, U.K., where he is currently working toward the Ph.D. degree in the Department of Electronic and Electrical Engineering.

His current research interest includes development of novel energy efficient vertical field effect devices in GaN-related materials for power switching applications. **Peter A. Houston** (M'92) received the B.Sc. degree (Hons.) in physics and the Ph.D. degree in physics from Strathclyde University, Glasgow, U.K., in 1972 and 1975, respectively.

He is currently a Professor of electronic devices with a specific research interest in the design and fabrication of GaN-based HEMTs for power switching applications.



dimensional materials.

**Pablo F. Miaja** (S'07–M'13) was born in Oviedo, Spain, in 1984. He received the M.S. degree in telecommunication engineering and the Ph.D. degree in telecommunication engineering from the University of Oviedo, Oviedo, Spain, in 2007 and 2012, respectively.

Between December 2007 and November 2014, he worked as a Researcher in the Electronic Power Supply Systems Group, University of Oviedo. Between November 2014 and May 2016, he was a Research Associate in the Power Conversion Group, Univer-

sity of Manchester, Manchester, U.K. His research interests include dc/dc conversion, digital control of switched converters, and power-supply systems for communication equipment.

Ivor Guiney received his undergraduate degree and Ph.D. in electronic engi-

neering from University College Cork, Ireland in 2005 and 2009, respectively. He subsequently worked as first a senior scientist and also a research project manager in the semiconductor industry in Germany, focusing on MOCVD, ALD and PECVD growth optimisation of V/III materials. He returned to academia in 2013 with the Department of Materials Science at the University of Cambridge, and since then has been involved in numerous projects involving V/III and 2-

Zaffar H. Zaidi received the Ph.D. degree in electronic engineering from the University of Sheffield, Sheffield, U.K., in 2015.

Currently, he is working with the University of Sheffield as a Research Associate. His research interest includes GaN-based high-power and high-speed devices

# 8750